$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Methods and apparatus for processing scalar and vector instructions 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-015/76
출원번호 US-0184402 (2002-06-28)
등록번호 US-8090928 (2012-01-03)
발명자 / 주소
  • Schmidt, Dominik J.
  • Sherburne, Jr., Robert Warren
출원인 / 주소
  • Intellectual Ventures I LLC
인용정보 피인용 횟수 : 0  인용 특허 : 38

초록

In one embodiment of the present invention, a processor includes a scalar computation unit; a vector co-processor coupled to the scalar computation unit; and one or more function-specific engines coupled to the scalar computation unit, where the engines are adapted to minimize data exchange penaltie

대표청구항

1. An apparatus, comprising: a scalar computation unit configured to execute control software to process data packets for transmission via a wireless protocol, wherein the control software includes scalar instructions, vector instructions, and a plurality of function calls respectively corresponding

이 특허에 인용된 특허 (38)

  1. Darabi,Hooman; Rofougaran,Ahmadreza; Rofougaran,Maryam, Adaptive radio transceiver with a local oscillator.
  2. Nancekievill, Alexander Edward, Apparatus and method for performing multiplication operations.
  3. Stephen Joseph Brown ; Andrew Xavier Estrada ; Terrance R. Bourk ; Steven R. Norsworthy ; Patrick J. Murphy ; Christopher Dennis Hull ; Glenn Chang ; Mark Vernon Lane ; Jorge A. Grilo, Apparatus and method for wireless communications.
  4. Robinson Moises E. ; Dupuis Tim J., Apparatus for providing a quiet time before analog signal sampling in a mixed signal integrated circuit employing synchr.
  5. Dubrovin, Andrew; Yakhnich, Evgeny; Reshef, Ehud, Compensation of I/Q gain mismatch in a communications receiver.
  6. Gulick Dale E. ; Lambrecht Andy ; Webb Mike ; Hewitt Larry ; Barnes Brian, Computer system with a data cache for providing real-time multimedia data to a multimedia engine.
  7. Morton Steven G., Digital signal processor containing scalar processor and a plurality of vector processors operating from a single instruction.
  8. Amitay Noach (Tinton Falls NJ), Distributed packetized switching cellular radio telephone communication system with handoff.
  9. Arimilli, Ravi Kumar; Arimilli, Lakshminarayana Baba; Clark, Leo James; Fields, Jr., James Steven, Dynamically configurable memory bus and scalability ports via hardware monitored bus utilizations.
  10. Hartmann Alfred C., Dynamically reconfigurable logic networks interconnected by fall-through FIFOs for flexible pipeline processing in a system-on-a-chip.
  11. Schmidt,Dominik J., Flexible processing system.
  12. Brenner Pablo,ILX ; Ratner Miri,ILX ; Shousterman Leonid,ILX, Frequency hopping cellular LAN system.
  13. Kadin Joseph (Florham Park NJ), Frequency hopping data communication system.
  14. John R. Bell, Group call for a wireless mobile communication device using bluetooth.
  15. Monk David J. (Gilbert AZ) Joardar Kuntal (Chandler AZ), Integrated circuit isolation structure for suppressing high-frequency cross-talk.
  16. Yano, Junichi; Yoshida, Hisato; Aiba, Kimihiko; Imamura, Katsuyuki; Mori, Junichi; Yamamoto, Junya, Integrated circuit with CPU and FPGA for reserved instructions execution with configuration diagnosis.
  17. Ting-Wah Wong, Integrated inductive circuits.
  18. Glebov, Alexei; McCormack, Mark, Interposer and method for producing a light-guiding structure.
  19. Phelps Andrew E. (Eau claire WI) Beard Douglas R. (Eleva WI) Woodsmansee Michael A. (Eau Claire WI), Method and apparatus for a special purpose arithmetic boolean unit.
  20. Thomas Nicholas A. (Salt Lake City UT) Evans John (Riverton UT) Bentley Richard (South Jordan UT) Gray Mark L. (West Valley City UT), Method and apparatus for adapting a communication interface device to multiple networks.
  21. Blomgren James S. ; Potter Terence M. ; Brooks Jeffrey S., Method and apparatus for an enhanced floating point unit with graphics and integer capabilities.
  22. Anders Khullar SE; Niklas Stenstrom SE, Method and system for blind detection of modulation.
  23. Kumar Ganapathy, Method for dynamic allocation and efficient sharing of functional unit datapaths.
  24. Pecen, Mark Edward; Otting, Marcia, Method for enabling receipt of a packet-switched page by a mobile station.
  25. Mok Sammy L. (Cupertino CA), Multiple chip module mounting assembly and computer using same.
  26. Rautiola Markku,FIX ; Mikkonen Jouni,FIX, Office communication system.
  27. Chauvel,Gerard; Aussedat,Francis; Calippe,Pierre, Protocol processor intended for the execution of a collection of instructions in a reduced number of operations.
  28. Thomann, Mark R.; Morzano, Christopher K.; Li, Wen, Read/write timing calibration of a memory array using a row or a redundant row.
  29. Rupp Charle R., Reconfigurable computer architecture for use in signal processing applications.
  30. Gschwind, Michael Karl; Hofstee, Harm Peter; Hopkins, Martin Edward, SIMD datapath coupled to scalar/vector/address/conditional data register file with selective subpath scalar processing mode.
  31. Warrier Padmanand ; Richter Roger, Scaleable network system for remote access of a local network.
  32. Yamazaki Toru,JPX, Semiconductor device having an improved trench isolation and method for forming the same.
  33. Rostoker Michael D. (Boulder Creek CA) Stelliga D. Tony (Pleasanton CA), Single chip network router.
  34. Yeung Michael K., System for reducing noise coupling between digital and analog circuitry.
  35. Whitridge Frederick W. ; Hemingway Brendan F., Telecommunications adapter providing non-repudiable communications log and supplemental power for a portable programmable device.
  36. Baltz Philip K. ; Simar ; Jr. Ray L., User-configurable on-chip program memory system.
  37. Faanes, Gregory J.; Lundberg, Eric P., Vector and scalar data cache for a vector multiprocessor.
  38. Asanovic Krste, Vector processing system with multi-operation, run-time configurable pipelines.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로