IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0767978
(2010-04-27)
|
등록번호 |
US-8178961
(2012-05-15)
|
발명자
/ 주소 |
- Han, Ingyu
- Kim, Seokbong
- Lee, Yuyong
|
출원인 / 주소 |
- Advanced Semiconductor Engineering, Inc.
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
2 인용 특허 :
8 |
초록
▼
A semiconductor package structure and a package process are provided, wherein a lower surface of a die pad of a leadframe is exposed by an encapsulant so as to improve the heat dissipation efficiency of the semiconductor package structure. In addition, two chips are disposed at the same sides of the
A semiconductor package structure and a package process are provided, wherein a lower surface of a die pad of a leadframe is exposed by an encapsulant so as to improve the heat dissipation efficiency of the semiconductor package structure. In addition, two chips are disposed at the same sides of the leadframe and the end portion of each of leads bonding to the upper chip is encapsulated by the encapsulant such that the scratch on the lead tips in wire bonding and die attach steps can be prevented and thus the wire bondability can be enhanced.
대표청구항
▼
1. A semiconductor package structure, comprising: a leadframe, having a die pad and a plurality of first and second leads arranged around the die pad;a first chip, disposed on an upper surface of the die pad, the first chip being electrically connected to the first and second leads;a first encapsula
1. A semiconductor package structure, comprising: a leadframe, having a die pad and a plurality of first and second leads arranged around the die pad;a first chip, disposed on an upper surface of the die pad, the first chip being electrically connected to the first and second leads;a first encapsulant, encapsulating the first chip, the upper surface of the die pad and at least a portion of each of the first and second leads, the first encapsulant exposing a lower surface of the die pad, the first encapsulant having a cavity exposing a first bonding area of each of the second leads, and the first encapsulant further encapsulating an end portion of each of the second leads extending toward the die pad;a second chip, disposed in the cavity of the first encapsulant and electrically connected to the first bonding areas of the second leads; anda cover, disposed over the cavity of the first encapsulant. 2. The semiconductor package structure according to claim 1, further comprising an adhesive, wherein the second chip is disposed on a bottom surface of the cavity of the first encapsulant via the adhesive. 3. The semiconductor package structure according to claim 1, further comprising a second encapsulant disposed in the cavity of the first encapsulant for encapsulating the second chip. 4. The semiconductor package structure according to claim 3, wherein the first encapsulant includes a stopper ring trench formed in a sidewall of the cavity and surrounding the second encapsulant. 5. The semiconductor package structure according to claim 1, wherein the second chip is a sensor chip, and the cover has an aperture for allowing the sensor chip to communicate with the environment outside the semiconductor package structure. 6. The semiconductor package structure according to claim 5, wherein the second chip is a chemical sensor, a pressure sensor, a temperature sensor, an optical sensor, a velocity sensor, a surface acoustic wave (SAW) device , or an accelerometer. 7. The semiconductor package structure according to claim 1, wherein each of the second leads is provided with the first bonding area and a second bonding area, both of the first bonding area and the second bonding area are disposed on an upper surface of the second lead, the second bonding area is located at the end portion of the second lead and encapsulated by the first encapsulant, and the first chip is electrically connected to the second bonding area. 8. The semiconductor package structure according to claim 1, wherein the first bonding area and the second bonding area of each of the second leads are downwardly set to be lower than other portion of the second lead. 9. The semiconductor package structure according to claim 8, wherein the die pad is downwardly set to be lower than the first bonding area and the second bonding area of each of the second leads, and the lower surface of the die pad exposed by the first encapsulant. 10. The semiconductor package structure according to claim 1, further comprising a hole within in the first encapsulant and corresponding to the second leads. 11. The semiconductor package structure according to claim 10 ,wherein the hole is corresponding to the first bonding area of the second leads. 12. The semiconductor package structure according to claim 1, wherein the second chip is electrically connected to the first bonding areas of the second leads via a plurality of wires. 13. The semiconductor package structure according to claim 1, further comprising a gap between the cover and the second encapsulant. 14. The semiconductor package structure according to claim 7, wherein the first chip is electrically connected to the second bonding areas of the second leads and to the first leads via a plurality of wires.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.