IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0372227
(2012-02-13)
|
등록번호 |
US-8350372
(2013-01-08)
|
우선권정보 |
JP-2004-106224 (2004-03-31) |
발명자
/ 주소 |
- Satou, Yukihiro
- Uno, Tomoaki
- Matsuura, Nobuyoshi
- Shiraishi, Masaki
|
출원인 / 주소 |
- Renesas Electronics Corporation
|
대리인 / 주소 |
Miles and Stockbridge P.C.
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
9 |
초록
▼
The present invention provides a non-insulated type DC-DC converter having a circuit in which a power MOS•FET for a high side switch and a power MOS•FET for a low side switch are connected in series. In the non-insulated type DC-DC converter, the power transistor for the high side switch, the power
The present invention provides a non-insulated type DC-DC converter having a circuit in which a power MOS•FET for a high side switch and a power MOS•FET for a low side switch are connected in series. In the non-insulated type DC-DC converter, the power transistor for the high side switch, the power transistor for the low side switch, and driver circuits that drive these are respectively constituted by different semiconductor chips. The three semiconductor chips are accommodated in one package, and the semiconductor chip including the power transistor for the high side switch, and the semiconductor chip including the driver circuits are disposed so as to approach each other.
대표청구항
▼
1. A semiconductor device including a DC-DC converter, comprising: a first chip mounting portion having a first lead for use as an input for the DC-DC converter, a first top surface, and a first bottom surface opposite the first top surface;a second chip mounting portion having a second lead for use
1. A semiconductor device including a DC-DC converter, comprising: a first chip mounting portion having a first lead for use as an input for the DC-DC converter, a first top surface, and a first bottom surface opposite the first top surface;a second chip mounting portion having a second lead for use as an output for the DC-DC converter, a second top surface, and a second bottom surface opposite the second top surface;a third chip mounting portion having a third lead, a third top surface, and a third bottom surface opposite the third top surface;a fourth lead to supply a ground potential to the DC-DC converter;a first semiconductor chip including a high side MOSFET of the DC-DC converter, the first semiconductor chip being mounted over the first top surface of the first chip mounting portion, the first semiconductor chip having an obverse surface and a reverse surface opposite the obverse surface,the first semiconductor chip having a first gate electrode pad and a first source electrode pad on the obverse surface and a first drain electrode on the reverse surface, andthe first drain electrode being electrically connected to the first chip mounting portion;a second semiconductor chip including a low side MOSFET of the DC-DC converter, the second semiconductor chip being mounted over the second top surface of the second chip mounting portion, the second semiconductor chip having an obverse surface and a reverse surface opposite the obverse surface,the second semiconductor chip having a second gate electrode pad and a second source electrode pad on the obverse surface and a second drain electrode on the reverse surface, andthe second drain electrode being electrically connected to the second chip mounting portion;a third semiconductor chip including a first driver circuit to drive the high side MOSFET and a second driver circuit to drive the low side MOSFET, the third semiconductor chip being mounted over the third top surface of the third chip mounting portion, the third semiconductor chip having a first electrode pad electrically connected to the first driver circuit and a second electrode pad electrically connected to the second driver circuit;a first conductive material electrically connected to the first source electrode pad of the first semiconductor chip and the second chip mounting portion;a second conductive material electrically connected to the second source electrode pad of the second semiconductor chip and the fourth lead;a third conductive material electrically connected to the first gate electrode pad of the first semiconductor chip and the first electrode pad of the third semiconductor chip;a fourth conductive material electrically connected to the second gate electrode pad of the second semiconductor chip and the second electrode pad of the third semiconductor chip; anda sealing body having a top surface and a bottom surface opposite the top surface, the sealing body sealing portions of the first, second, and third chip mounting portions; the first, second, and third semiconductor chips; the first, second, third, and fourth conductive materials; and portions of the first, second, third, and fourth leads,wherein the second chip mounting portion has (i) a middle surface positioned between the second top surface and the second bottom surface in a thickness direction of the second chip mounting portion and faces a same direction as the second bottom surface, (ii) a plurality of first side surfaces interconnected to the second top surface and the middle surface, (iii) a plurality of second side surfaces interconnected to the second top surface and the middle surface, and (iv) and a third side surface interconnected to the middle surface and the second bottom surface,wherein, in a cross section view of the second chip mounting portion, each of the second side surfaces is positioned outwardly from the third side surface, and each of the first side surfaces is positioned outwardly from each of the second side surfaces, andwherein the second top surface, the plurality of first side surfaces, the plurality of second side surfaces, the third side surface, and the middle surface of the second chip mounting portion are sealed by the sealing body, and the second bottom surface of the second chip mounting portion is exposed from the bottom surface of the sealing body. 2. The semiconductor device according to claim 1, wherein the first chip mounting portion has a first side surface between the first top surface and the first bottom surface in a thickness direction of the first chip mounting portion,wherein the third chip mounting portion has a first side surface between the third top surface and the first bottom surface in a thickness direction of the third chip mounting portion, andwherein each of the first side surface of the first chip mounting portion and the first side surface of the third chip mounting portion faces the first side surfaces, the second side surfaces, and the third side surface of the second chip mounting portion. 3. The semiconductor device according to claim 1, wherein a thickness from the second top surface to the middle surface of the second chip mounting portion is less than a thickness from the second top surface to the second bottom surface of the second chip mounting portion. 4. The semiconductor device according to claim 1, wherein each of the middle surface and third side surface of the second chip mounting portion is a surface formed by half-etching. 5. The semiconductor device according to claim 4, wherein each of the second side surfaces of the second chip mounting portion is a surface formed by etching. 6. The semiconductor device according to claim 1, wherein the fourth lead has a top surface, a bottom surface opposite the top surface, and a first side surface between the top surface and the bottom surface in a thickness direction of the fourth lead, andwherein the first side surface of the fourth lead faces each of the first surfaces, the second surfaces, and third side surface of the second chip mounting portion. 7. The semiconductor device accordingly to claim 1, wherein an area of the second top surface of the second chip mounting portion is larger than an area of the second bottom surface of the second chip mounting portion. 8. The semiconductor device according to claim 1, wherein the first, second, and third chip mounting portion are comprised of copper. 9. A semiconductor device including a DC-DC converter, comprising; a first chip mounting portion having a first lead for use as an input for the DC-DC converter, a first top surface, and a first bottom surface opposite the first top surface;a second chip mounting portion having a second lead for use as an output for the DC-DC converter, a second top surface, and a second bottom surface opposite the second top surface;a third chip mounting portion having a third lead, a third top surface, and a third bottom surface opposite the third top surface;a fourth lead to supply a ground potential to the DC-DC converter;a first semiconductor chip including a high side MOSFET of the DC-DC converter, the first semiconductor chip being mounted over the first top surface of the first chip mounting portion, the first semiconductor chip having an obverse surface and a reverse surface opposite the obverse surface,the first semiconductor chip having a first gate electrode pad and a first source electrode pad on the obverse surface and a first drain electrode on the reverse surface, andthe first drain electrode being electrically connected to the first chip mounting portion;a second semiconductor chip including a low side MOSFET of the DC-DC converter, the second semiconductor chip being mounted over the second top surface of the second chip mounting portion,the second semiconductor chip having an obverse surface and a reverse surface opposite the obverse surface,the second semiconductor chip having a second gate electrode pad and a second source electrode pad on the obverse surface and a second drain electrode on the reverse surface, andthe second drain electrode being electrically connected to the second chip mounting portion;a third semiconductor chip including a first driver circuit to drive the high side MOSFET and a second driver circuit to drive the low side MOSFET, the third semiconductor chip being mounted over the third top surface of the third chip mounting portion, the third semiconductor chip having a first electrode pad electrically connected to the first driver circuit and a second electrode pad electrically connected to the second driver circuit;a first conductive material electrically connected to the first source electrode pad of the first semiconductor chip and the second chip mounting portion;a second conductive material electrically connected to the second source electrode pad of the second semiconductor chip and the fourth lead;a third conductive material electrically connected to the first gate electrode pad of the first semiconductor chip and the first electrode pad of the third semiconductor chip;a fourth conductive material electrically connected to the second gate electrode pad of the second semiconductor chip and the second electrode pad of the third semiconductor chip; anda sealing body having a top surface and a bottom surface opposite the top surface, and the sealing body sealing portions of the first, second, and third chip mounting portions; the first, second, and third semiconductor chips; the first, second, third, and fourth conductive materials; and portions of the first, second, third, and fourth leads,wherein a peripheral part of the second bottom surface of the second chip mounting portion has a half-etched part,wherein a plurality of cut-away portions are formed in the second chip mounting portion such that each of the cut-away portions penetrates the second top surface to the half-etched part of the second bottom surface of the second chip mounting portion, andwherein respective insides of the cut-away portions and the half-etched part of the second chip mounting portion are sealed by sealing body, and a part of the second bottom surface of the second chip mounting portion is exposed from the bottom surface of the sealing body. 10. The semiconductor device according to claim 9, wherein the plurality of cut-away portions are formed by etching.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.