IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0556850
(2009-09-10)
|
등록번호 |
US-8380137
(2013-02-19)
|
우선권정보 |
DE-10 2008 046 681 (2008-09-10) |
발명자
/ 주소 |
- Haentzschel, Dirk
- Hanusch, Thomas
|
출원인 / 주소 |
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
11 |
초록
▼
Circuit, process, and use of a memory for transmitting and/or receiving in a radio network, with a memory, which has a first interface for reading and writing and a second interface for reading and writing, with an arithmetic logic unit, which is connected to the first interface for reading and writ
Circuit, process, and use of a memory for transmitting and/or receiving in a radio network, with a memory, which has a first interface for reading and writing and a second interface for reading and writing, with an arithmetic logic unit, which is connected to the first interface for reading and writing, with a control unit, which is connected to the second interface for reading and writing, and with a transmit/receive unit, which is connected to the control unit for writing received data via the second interface of the memory and for reading transmit data via the second interface of the memory.
대표청구항
▼
1. A circuit for transmitting and/or receiving in a radio network, the circuit comprising: a memory having a first interface for reading and writing and a second interface for reading and writing;an arithmetic logic unit connected to the first interface for reading and writing;a control unit connect
1. A circuit for transmitting and/or receiving in a radio network, the circuit comprising: a memory having a first interface for reading and writing and a second interface for reading and writing;an arithmetic logic unit connected to the first interface for reading and writing;a control unit connected to the second interface for reading and writing and to the arithmetic logic unit; anda transmit/receive unit connected to the control unit;wherein the arithmetic logic unit is configured to store a first receive address and a first transmit address in the control unit,wherein the control unit is configured to receive data from the transmit/receive unit and write the received data to the memory at the first receive address via the second memory interface, andwherein the control unit is configured to read transmit data from the memory at the first transmit address via the second interface of the memory and send the transmit data to the transmit/receive unit via the second interface of the memory. 2. The circuit according to claim 1, wherein the control unit comprises at least one of a programmable receive register configured to store the receive address and a programmable transmit register configured to store the transmit address. 3. The circuit according to claim 2, wherein the control unit further comprises a key register configured to store a key address of a key storable in the memory for at least one of encryption and decryption, wherein the control unit is connected to the arithmetic logic unit via a bus, and wherein the arithmetic logic unit is configured for programming the receive register, the transmit register, and the key register. 4. The circuit according to claim 1, further comprising an encryption unit configured to encrypt the transmit data and decrypt the received data, wherein the encryption unit is connected to the control unit. 5. The circuit according to claim 4, wherein the control unit is configured to receive the transmit data encrypted by the encryption unit and write the encrypted transmit data to the memory at the first transmit address or a second transmit address, and wherein the control unit is configured to write the decrypted received data at the first receive address or a second receive address. 6. The circuit according to claim 1, wherein the control unit comprises a key register configured to store a key address of a key storable in the memory for at least one of encryption and decryption. 7. The circuit according to claim 1, wherein the control unit, is configured to prioritize access to the second interface of the memory by the transmit/receive unit and at least one other unit. 8. The circuit according to claim 1, wherein the control unit is configured to generate an address region from an address stored in a register. 9. A method for transmitting in a radio network, the method comprising: writing, by an arithmetic logic unit, transmit data to a memory region of a memory via a first interface of the memory;storing, by the arithmetic logic unit a transmit address in a transmit register of a control unit, the transmit address pointing to the transmit data;reading, by the control unit, the transmit data from the memory at the transmit address via a second interface of the memory and forwarding the transmit data to a transmit/receive unit for transmission. 10. A method for receiving in a radio network, the method comprising: receiving data by a transmit/receive unit;storing, by an arithmetic logic unit, a receive address in a receive register of a control unit;storing, by the control unit, the received data at the receive address in a memory via a second interface of the memory; andreading, by the arithmetic logic unit, the received data via a first interface of the memory. 11. A circuit for transmitting and/or receiving in a radio network, the circuit comprising: a memory having a first interface for reading and writing and a second interface for reading and writing;an arithmetic logic unit connected to the first interface for reading and writing;a control unit connected to the arithmetic logic unit via a bus and connected to the second interface for reading and writing, the control unit comprising: a receive register configured to store a receive address,a transmit register configured to store a transmit address,and a key register configured to store a key address of a key stored in the memory for at least one of encryption and decryption; anda transmit/receive unit connected to the control unit;wherein the control unit is configured to: receive data from the transmit/receive unit and write the received data to the memory at the receive address via the second memory interface andread transmit data from the memory at the transmit address via the second interface of the memory and send the transmit data to the transmit/receive unit via the second interface of the memory; andwherein the arithmetic logic unit is configured to: store the receive address in the receive register and read the received data from the memory at the receive address via the first interface of the memory,write the transmit data to the memory at the transmit address via the first interface of the memory and store the transmit address in the transmit register, andstore the key address in the key register.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.