IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0399488
(2012-02-17)
|
등록번호 |
US-8409964
(2013-04-02)
|
발명자
/ 주소 |
- Liaw, Jhon-Jhy
- Chen, Chao-Cheng
- Chang, Chia-Wei
|
출원인 / 주소 |
- Taiwan Semiconductor Manufacturing Company, Ltd.
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
1 인용 특허 :
49 |
초록
▼
A shallow trench isolation (STI) structure and methods of forming a STI structure are disclosed. An embodiment is a method for forming a semiconductor structure. The method includes forming a recess in a semiconductor substrate; forming a first material on sidewalls of the recess; forming a widened
A shallow trench isolation (STI) structure and methods of forming a STI structure are disclosed. An embodiment is a method for forming a semiconductor structure. The method includes forming a recess in a semiconductor substrate; forming a first material on sidewalls of the recess; forming a widened recessed portion through a bottom surface of the recess; removing the first material from the sidewalls of the recess; and forming a dielectric material in the recess and the widened recessed portion. The bottom surface of the recess is exposed through the first material, and the bottom surface of the recess has a first width. The widened recessed portion has a second width. The second width is greater than the first width.
대표청구항
▼
1. A method for forming a semiconductor structure, the method comprising: forming a recess in a semiconductor substrate;forming a first material on sidewalls of the recess, a bottom surface of the recess being exposed through the first material, the recess having a first width in a plane of the bott
1. A method for forming a semiconductor structure, the method comprising: forming a recess in a semiconductor substrate;forming a first material on sidewalls of the recess, a bottom surface of the recess being exposed through the first material, the recess having a first width in a plane of the bottom surface of the recess;forming a widened recessed portion through the bottom surface of the recess, the widened recessed portion having a second width in a direction parallel to the first width, the second width being greater than the first width;removing the first material from the sidewalls of the recess; andforming a dielectric material in the recess and the widened recessed portion, the dielectric material being void-free in the recess and the widened recessed portion. 2. The method of claim 1, wherein the recess has a third width in a plane of a top surface of the semiconductor substrate, the third width being in a direction parallel to the first width, the third width being greater than the first width. 3. The method of claim 2, wherein the second width is greater than the third width. 4. The method of claim 2, wherein the second width is less than the third width. 5. The method of claim 1, wherein the widened recessed portion has a diamond-shaped profile with a flat bottom and tapered sidewalls. 6. The method of claim 1, wherein the semiconductor substrate comprises one of doped silicon, silicon germanium, gallium arsenide, a compound semiconductor, multi-layers semiconductor, silicon on insulator (SOI), and a combination thereof. 7. The method of claim 1, wherein dielectric material comprises CVD silicon oxide, LPCVD silicon oxide, HDP silicon oxide, TEOS silicon oxide, APCVD oxide, undoped silicate glass, and a combination thereof. 8. A method for forming a semiconductor structure, the method comprising: forming a recess in a semiconductor substrate, the recess having a first width at a top surface of the semiconductor substrate, the recess narrowing from the top surface of the semiconductor substrate to a depth below the top surface of the substrate, the recess having a second width at the depth, the recess having a lower surface at the depth;forming a widened recessed portion through the lower surface of the recess, the widened recessed portion having a third width that is greater than the second width; andforming an isolation material in the recess and the widened recessed portion, the isolation material having a uniform composition from a first semiconductor sidewall of the recess to a second semiconductor sidewall of the recess. 9. The method of claim 8 further comprising: forming a masking material in the recess along the first semiconductor sidewall, the second semiconductor sidewall, and the lower surface of the recess;before forming the widened recessed portion, removing the masking material along the lower surface of the recess; andafter forming the widened recessed portion, removing the masking material along the first semiconductor sidewall and the second semiconductor sidewall. 10. The method of claim 8, wherein the isolation material is formed void-free in the recess and the widened recessed portion. 11. The method of claim 8, wherein the third width is greater than the first width. 12. The method of claim 8, wherein the third width is less than the first width. 13. The method of claim 8, wherein the widened recessed portion has a diamond-shaped profile with a flat bottom and tapered sidewalls. 14. The method of claim 8, wherein the recess has an aspect ratio of greater than 5:1. 15. A method for forming a semiconductor structure, the method comprising: forming a first isolation structure in a first region of a semiconductor substrate, the forming the first isolation structure comprising: forming a first recess to a first depth in the first region of the semiconductor substrate, the first recess having a first lower surface at the first depth, the first recess having a first width at the first lower surface;forming a first widened recessed portion through the first lower surface, the first widened recessed portion having a second width greater than the first width; andforming a first isolation material in the first recess and the first widened recessed portion; andforming a second isolation structure in a second region of the semiconductor substrate, the forming the second isolation structure comprising: forming a second recess to a second depth in the second region of the semiconductor substrate, the second recess having a second lower surface at the second depth, the second recess having a third width at the second lower surface;forming a second widened recessed portion through the second lower surface, the second widened recessed portion having a fourth width greater than the third width; andforming a second isolation material in the second recess and the second widened recessed portion;wherein at least one of: (i) the first depth being different from the second depth, (ii) the second width being different from the fourth width, (iii) an aspect ratio of the first isolation structure being different from an aspect ratio of the second isolation structure, and (iv) a combination thereof. 16. The method of claim 15, wherein the first region of the semiconductor substrate is an analog region, and the second region of the semiconductor substrate is a memory region. 17. The method of claim 15, wherein the first recess has a fifth width at a top surface of the semiconductor substrate, and the second recess has a sixth width at the top surface of the semiconductor substrate, the fifth width being greater than the first width, and the sixth width being greater than the third width. 18. The method of claim 17, wherein the second width is less than the fifth width, and the fourth width is greater than the sixth width. 19. The method of claim 15, wherein the first depth is greater than the second depth. 20. The method of claim 15, wherein the second width is less than the fourth width.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.