IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0118258
(2011-05-27)
|
등록번호 |
US-8450710
(2013-05-28)
|
발명자
/ 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
5 인용 특허 :
90 |
초록
▼
A method for forming a non-volatile memory device includes forming a dielectric material overlying a semiconductor substrate, forming a first wiring structure overlying the first dielectric material, depositing an undoped amorphous silicon layer, depositing an aluminum layer over the amorphous silic
A method for forming a non-volatile memory device includes forming a dielectric material overlying a semiconductor substrate, forming a first wiring structure overlying the first dielectric material, depositing an undoped amorphous silicon layer, depositing an aluminum layer over the amorphous silicon layer at a temperature of about 450 Degrees Celsius or lower, annealing the amorphous silicon and aluminum at a temperature of about 450 Degrees Celsius or lower to form a p+ polycrystalline layer, depositing a resistive switching material comprising an amorphous silicon material overlying the polycrystalline silicon material, forming a second wiring structure comprising a metal material overlying the resistive switching material.
대표청구항
▼
1. A method for forming a non-volatile memory device using a low temperature process, the low temperature ranging from about 400 Degrees Celsius to about 450 Degrees Celsius, comprising: providing a semiconductor substrate having a surface region;forming a first dielectric material overlying the sur
1. A method for forming a non-volatile memory device using a low temperature process, the low temperature ranging from about 400 Degrees Celsius to about 450 Degrees Celsius, comprising: providing a semiconductor substrate having a surface region;forming a first dielectric material overlying the surface region;forming a first wiring structure overlying the first dielectric material;depositing a first silicon material having a substantially amorphous characteristic overlying at least the first wiring structure, the first silicon material being substantially undoped;depositing an aluminum containing material overlying the first silicon material at a deposition temperature of about 450 Degrees Celsius or lower;subjecting at least the aluminum containing material and the first silicon material to an anneal process at an anneal temperature of about 450 Degrees Celsius or lower to convert at least a portion of the first silicon material to a polycrystalline silicon material having a p+ impurity characteristic, wherein the p+ impurity characteristic is caused by an aluminum species from the aluminum containing material occupying a site within a spatial region of the first silicon material;depositing a resistive switching material comprising an amorphous silicon material overlying the polycrystalline silicon material; andforming a second wiring structure comprising a metal material overlying the resistive switching material,wherein a resistive switching device includes at least the first wiring structure, the polycrystalline silicon material, the resistive switching material, and the second wiring structure. 2. The method of claim 1 wherein the polycrystalline silicon material is associated with a second thickness that is associated with a first thickness of the aluminum containing material. 3. The method of claim 1 wherein the first silicon material is deposited using a chemical vapor deposition process at a deposition temperature ranging from about 380 Degree Celsius to about 450 Degree Celsius using at least disilane (Si2H6) as a precursor. 4. The method of claim 1 wherein the first silicon material is formed by a physical vapor deposition process at a deposition temperature ranging from about 380 Degree Celsius to about 450 Degree Celsius using a silicon target material. 5. The method of claim 1 wherein the first silicon material is non-crystalline. 6. The method of claim 1 wherein the anneal process is associated with an anneal temperature ranging from about 360 Degree Celsius to about 450 Degree Celsius and with an anneal time ranging from about 30 minutes to about 80 minutes. 7. The method of claim 1 wherein the aluminum containing material and the portion of the first silicon layer form the polycrystalline silicon material are annealed at an anneal temperature ranging from about 360 Degree Celsius to about 450 Degree Celsius. 8. The method of claim 1 wherein another portion of the first silicon material and the aluminum containing material form an aluminum silicon composite material, wherein the polycrystalline silicon material overlies the aluminum silicon composite material. 9. The method of claim 1 wherein the semiconductor substrate is selected from a group consisting of: a single crystal silicon substrate, a silicon germanium substrate, or a silicon on insulator (SOI) substrate. 10. The method of claim 1 wherein the semiconductor substrate further comprises one or more transistor devices formed thereon, wherein the one or more transistor device comprises one or more controlling transistors coupled to the resistive switching device. 11. The method of claim 1 wherein the metal material is selected from a group consisting of: silver, silver compound, gold, gold compound, palladium, palladium compound, nickel, nickel compound, platinum, platinum compound, aluminum, aluminum compound. 12. The method of claim 1 wherein the metal material forms a metal region in a portion of the resistive material upon application of a positive voltage to the second wiring structure. 13. The method of claim 12 wherein the metal region comprises a filament structure characterized by a length, the filament structure having a length dependent on an operating voltage applied to the first wiring structure or the second wiring structure. 14. The method of claim 13 wherein the resistive switching material is characterized by a resistance dependent at least on the length of the filament structure. 15. The method of claim 1 wherein the first wiring structure is selected from a group consisting of: aluminum, aluminum compound, copper, copper compound, tungsten, tungsten compound, a doped semiconductor material. 16. The method of claim 1wherein the first wiring structure is elongated in shape and configured to spatially extend in a first direction,wherein the second wiring structure is elongated in shape and configured to spatially extend in a second direction,wherein the first direction and the second direction are oriented in a manner selected from a group consisting of: perpendicular, non-perpendicular, angled. 17. The method of claim 1 further comprises etching the polycrystalline silicon material, the amorphous silicon material, and the metal material to form a plurality of pillar structures. 18. The method of claim 17 further comprises: forming a layer of a second dielectric material overlying the plurality of pillar structures and filling gaps between the plurality of pillar structures;subjecting the layer of the second dielectric material to a planarizing process to expose a top surface of the plurality of pillar structures,depositing a second wiring material overlying the metal material and the second dielectric material; andetching the second wiring material to a third pattern to from a plurality of a second wiring structures extending in a second direction perpendicular to the first direction. 19. A method for forming a non-volatile memory device using a low temperature process, the low temperature process ranging from about 400 Degrees Celsius to about 450 Degrees Celsius, comprising: providing a semiconductor substrate having a surface region;forming a first dielectric material overlying the surface region;forming a first wiring structure overlying a the first dielectric material;depositing an aluminum containing material overlying a portion of the first dielectric material at a deposition temperature of less than about 450 Degrees Celsius;depositing a first silicon material having a substantially amorphous characteristic overlying at least the aluminum containing material, the first silicon material being undoped;annealing at least the aluminum containing material and the first silicon material at an anneal temperature of less than about 450 Degrees Celsius to convert the first silicon material having the substantially amorphous characteristic to a polycrystalline silicon material having a p+ impurity characteristic, the p+ impurity characteristic being in response to an aluminum species derived from the aluminum containing material dissociating from a layer of the aluminum containing material and occupying a site within a spatial region of the first silicon material, and to a composite material comprising aluminum and silicon overlying the polycrystalline silicon material having the p+ impurity characteristic;selectively removing the composite material to thereby expose the polycrystalline silicon material having the p+ impurity characteristic;depositing a resistive switching material comprising an amorphous silicon material overlying the polycrystalline silicon material having the p+ impurity characteristic; andforming a second wiring structure comprising at least a metal material overlying the resistive switching element. 20. The method of claim 19 wherein selectively removing the composite material comprises a process selected from a group consisting of: a selective dry etch process, a chemical mechanical polishing process. 21. A device, comprising: a non-volatile memory device comprising: a substrate having a surface region;a first dielectric material overlying the surface region;a first wiring structure comprising a first conductive material overlying the first dielectric material;a polycrystalline silicon material having a p+ impurity characteristic overlying the first wiring structure, the p+ impurity characteristic being derived from a aluminum species occupying a site within a spatial region of the polycrystalline silicon material;a resistive switching material comprising an amorphous silicon material overlying the polycrystalline silicon material having the p+ impurity characteristic; anda second wiring structure overlying the resistive switching material, the second wiring structure comprising a first portion and a second portion, the first portion comprising at least an active metal material in physical and electric contact with the resistive switching material, and the second portion comprising at least a second conductive material overlying the active metal material; anda driving circuit coupled to the non-volatile memory device configured to provide a voltage across the first wiring structure and the second wiring structure. 22. The device of claim 21 wherein the first wiring structure is elongated in shape and spatially configured to extend in a first direction and the second wiring structure is elongated in shape and spatially configured to extend in a second direction, the second direction being antiparallel to the first direction. 23. The device of claim 21 wherein the polycrystalline silicon material having the p+ impurity characteristic is formed at least by an anneal process at an anneal temperature ranging from about 360 Degree Celsius to about 390 Degree Celsius for a period of time ranging from about 30 minutes to about 80 minutes. 24. The device of claim 21 wherein the active metal material is selected from a group consisting of: silver, gold, palladium, nickel, platinum, aluminum, a combination of two or more of: silver, gold, palladium, nickel, platinum, aluminum. 25. The device of claim 21 wherein the polycrystalline silicon material having the p+ impurity characteristic forms a buffer layer between the amorphous silicon material and the first wiring structure to control a defect density in an interface region formed between the amorphous silicon material and the first wiring structure. 26. The device of claim 21 wherein the active metal material forms a metal region in a portion of the resistive material upon application of a positive voltage across the first wiring structure and second wiring structure. 27. The device of claim 26 wherein the metal region comprises a filament structure characterized by a length, the filament structure having a length dependent on the positive voltage applied across the first wiring structure and the second wiring structure. 28. The device of claim 21 wherein the resistive switching material is characterized by a resistance dependent at least on the length of the filament structure. 29. The device of claim 21 further comprising a processing unit coupled to the driving circuit and configured to provide data to the driving circuit. 30. A non-volatile memory device formed according to the process described in claim 1.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.