Bond pad connection to redistribution lines having tapered profiles
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-021/44
H01L-029/41
H01L-021/768
출원번호
US-0050424
(2011-03-17)
등록번호
US-8461045
(2013-06-11)
발명자
/ 주소
Hsu, Kuo-Ching
Chen, Chen-Shien
Huang, Hon-Lin
출원인 / 주소
Taiwan Semiconductor Manufacturing Company, Ltd.
대리인 / 주소
Slater & Matsil, L.L.P.
인용정보
피인용 횟수 :
4인용 특허 :
58
초록▼
An integrated circuit structure includes a semiconductor substrate having a front side and a backside. A through-silicon via (TSV) penetrates the semiconductor substrate, wherein the TSV has a back end extending to the backside of the semiconductor substrate. A redistribution line (RDL) is formed ov
An integrated circuit structure includes a semiconductor substrate having a front side and a backside. A through-silicon via (TSV) penetrates the semiconductor substrate, wherein the TSV has a back end extending to the backside of the semiconductor substrate. A redistribution line (RDL) is formed over the backside of the semiconductor substrate and connected to the back end of the TSV. A passivation layer is over the RDL with an opening formed in the passivation layer, wherein a portion of a top surface of the RDL and a sidewall of the RDL are exposed through the opening. A metal finish is formed in the opening and contacting the portion of the top surface and the sidewall of the RDL.
대표청구항▼
1. A method comprising: forming a through-silicon via (TSV) penetrating through a semiconductor substrate;forming a redistribution line (RDL) over a backside of the semiconductor substrate and connected to a back end of the TSV;forming a passivation layer over the RDL;patterning the passivation laye
1. A method comprising: forming a through-silicon via (TSV) penetrating through a semiconductor substrate;forming a redistribution line (RDL) over a backside of the semiconductor substrate and connected to a back end of the TSV;forming a passivation layer over the RDL;patterning the passivation layer to form an opening, wherein a top surface of the RDL and a sidewall of the RDL are exposed through the opening; andforming a metal finish contacting the top surface and the sidewall of the RDL. 2. The method of claim 1, wherein the step of forming the metal finish comprises plating the metal finish onto the RDL through the opening. 3. The method of claim 1, wherein the RDL has a tapered profile with a top portion of the RDL being narrower than a respective bottom portion of the RDL. 4. The method of claim 3, wherein the step of forming the RDL comprises: forming a seed layer on the backside of the semiconductor substrate and electrically connected to the back end of the TSV;forming and patterning a mask layer, wherein first portions of the seed layer are not covered by the mask layer;forming the RDL by plating a conductive material on the first portions of the seed layer and through the opening;removing the mask layer; andafter the step of removing the mask layer, etching second portions of the seed layer not covered by the mask layer until the RDL has the tapered profile. 5. The method of claim 4, wherein the step of etching the portions of the seed layer comprises: etching the seed layer until the second portions of the seed layer not covered by RDL are removed, wherein the step of etching the seed layer takes a first period of time; andafter the step of etching the seed layer, over-etching the RDL until the RDL has the tapered profile, wherein the step of over-etching takes a second period of time equal to about one time to two times the first period of time. 6. The method of claim 1, wherein the back end of the TSV extends into the RDL. 7. The method of claim 1, wherein the RDL comprises: an RDL strip connected to the TSV; andan RDL pad having a width greater than a width of the RDL strip, wherein the metal finish contacts a sidewall of the RDL pad. 8. The method of claim 7, wherein substantially all sidewalls of the RDL pad are exposed through the opening, and wherein the metal finish contacts substantially all sidewalls of the RDL pad. 9. The method of claim 1, wherein an edge of the passivation layer facing the sidewall of the RDL is spaced apart from a respective edge of the metal finish. 10. A method comprising: forming a through-silicon via (TSV) penetrating through a semiconductor substrate, the TSV comprising a back end extending beyond a backside of the semiconductor substrate;forming a redistribution line (RDL) over the backside of the semiconductor substrate and connected to the back end of the TSV, the RDL comprising: an RDL strip contacting the TSV; andan RDL pad having a greater width than the RDL strip, wherein the RDL pad joins the RDL strip;forming a passivation layer over a portion of the RDL, wherein the passivation layer comprises an opening, with substantially all sidewalls of the RDL pad being exposed through the opening; andforming a metal finish contacting the substantially all sidewalls of the RDL pad. 11. The method of claim 10, wherein the RDL has a tapered profile with a top portion of the RDL being narrower than a respective bottom portion of the RDL. 12. The method of claim 11, wherein the step of forming the RDL comprises: forming a seed layer on the backside of the semiconductor substrate and electrically connected to the back end of the TSV;forming and patterning a mask layer to expose first portions of the seed layer through the mask layer;forming the RDL by plating a conductive material on the first portions of the seed layer;removing the mask layer; andafter the step of removing the mask layer, etching second portions of the seed layer not covered by the mask layer until the RDL has the tapered profile. 13. The method of claim 12, wherein the step of etching the second portions of the seed layer comprises etching the seed layer until the second portions of the seed layer are removed, and continue to over-etch the RDL until the RDL has the tapered profile. 14. The method of claim 10, wherein a top surface of the metal finish is higher than a top surface of the passivation layer. 15. A method comprising: forming a through-silicon via (TSV) penetrating through a semiconductor substrate, the TSV comprising a back end exposed through a backside of the semiconductor substrate;forming a redistribution line (RDL) over the backside of the semiconductor substrate and connected to the back end of the TSV, wherein the RDL has a tapered profile with a top portion of the RDL being narrower than a respective bottom portion of the RDL;forming a passivation layer over the RDL;etching the passivation layer to form an opening in the passivation layer, wherein a portion of the RDL is exposed through the opening; andforming a metal finish in the opening and contacting the portion of the RDL exposed through the opening. 16. The method of claim 15, wherein the RDL comprises: an RDL strip connected to the TSV; andan RDL pad having a width greater than a width of the RDL strip, wherein the RDL pad has a slanted sidewall exposed through the opening in the passivation layer, and wherein the slanted sidewall of the RDL contacts the metal finish. 17. The method of claim 16, wherein after the step of etching the passivation layer, a sidewall of the RDL strip is exposed through the opening, and wherein the metal finish further contacts the sidewall of the RDL strip. 18. The method of claim 16, wherein substantially all sidewalls of the RDL pad contact the metal finish. 19. The method of claim 15, wherein the step of forming the RDL comprises: forming a seed layer on the backside of the semiconductor substrate and electrically connected to the back end of the TSV;forming and patterning a mask layer, wherein first portions of the seed layer are not covered by the mask layer;forming the RDL on the seed layer and through the opening;removing the mask layer; andafter the step of removing the mask layer, etching second portions of the seed layer until the RDL has the tapered profile. 20. The method of claim 19, wherein the step of etching the portions of the seed layer comprises: etching the seed layer until the portions of the seed layer not covered by RDL are fully removed, wherein the step of etching the seed layer takes a first period of time; andafter the step of etching the seed layer, over-etching the RDL until the RDL has the tapered profile, wherein the step of over-etching takes a second period of time equal to between about one time and about two times the first period of time.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (58)
Chen,Chien Hua; Chen,Zhizhang; Meyer,Neal W., 3D interconnect with protruding contacts.
Kazutaka Yanagita JP; Kazuaki Ohmi JP; Kiyofumi Sakaguchi JP; Hirokazu Kurisu JP, Composite member and separating method therefor, bonded substrate stack and separating method therefor, transfer method for transfer layer, and SOI substrate manufacturing method.
Chudzik, Michael Patrick; Dennard, Robert H.; Divakaruni, Rama; Furman, Bruce Kenneth; Jammy, Rajarao; Narayan, Chandrasekhar; Purushothaman, Sampath; Shepard, Jr., Joseph F.; Topol, Anna Wanda, High density chip carrier with integrated passive devices.
Siniaguine, Oleg, Integrated circuit structures with a conductor formed in a through hole in a semiconductor substrate and protruding from a surface of the substrate.
Savastiouk,Sergey; Halahan,Patrick B.; Kao,Sam, Integrated circuits and packaging substrates with cavities, and attachment methods including insertion of protruding contact pads into cavities.
Lin, Kuo-Wei; Chu, Cheng-Yu; Chen, Yen-Ming; Fan, Yang-Tung; Fan, Fu-Jier; Peng, Chiou Shian; Lin, Shih-Jang, Method to form very a fine pitch solder bump using methods of electroplating.
Jackson, Timothy L.; Murphy, Tim E., Methods of fabrication of semiconductor dice having back side redistribution layer accessed using through-silicon vias and assemblies thereof.
Farnworth, Warren M.; Wood, Alan G.; Hiatt, William M.; Wark, James M.; Hembree, David R.; Kirby, Kyle K.; Benson, Pete A., Multi-dice chip scale semiconductor components and wafer level methods of fabrication.
Kim,Sarah E.; List,R. Scott; Kellar,Scot A., Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices.
Marimuthu, Pandi Chelvam; Suthiwongsunthorn, Nathapong; Shim, Il Kwon; Heng, Kock Liang, Semiconductor device and method of forming an interposer package with through silicon vias.
Sunohara, Masahiro; Higashi, Mitsutoshi; Shiraishi, Akinori; Sakaguchi, Hideaki, Semiconductor device having through electrode and method of manufacturing the same.
Makino, Yutaka; Watanabe, Eiji; Matsuki, Hirohisa; Fujisawa, Tetsuya, Semiconductor device manufacturing method having a step of forming a post terminal on a wiring by electroless plating.
Lin, Mou-Shiung; Lei, Ming-Ta; Lin, Chuen-Jye, Structure and manufacturing method of a chip scale package with low fabrication cost, fine pitch and high reliability solder bump.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.