$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Bond pad connection to redistribution lines having tapered profiles 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H01L-021/44
  • H01L-029/41
  • H01L-021/768
출원번호 US-0050424 (2011-03-17)
등록번호 US-8461045 (2013-06-11)
발명자 / 주소
  • Hsu, Kuo-Ching
  • Chen, Chen-Shien
  • Huang, Hon-Lin
출원인 / 주소
  • Taiwan Semiconductor Manufacturing Company, Ltd.
대리인 / 주소
    Slater & Matsil, L.L.P.
인용정보 피인용 횟수 : 4  인용 특허 : 58

초록

An integrated circuit structure includes a semiconductor substrate having a front side and a backside. A through-silicon via (TSV) penetrates the semiconductor substrate, wherein the TSV has a back end extending to the backside of the semiconductor substrate. A redistribution line (RDL) is formed ov

대표청구항

1. A method comprising: forming a through-silicon via (TSV) penetrating through a semiconductor substrate;forming a redistribution line (RDL) over a backside of the semiconductor substrate and connected to a back end of the TSV;forming a passivation layer over the RDL;patterning the passivation laye

이 특허에 인용된 특허 (58)

  1. Chen,Chien Hua; Chen,Zhizhang; Meyer,Neal W., 3D interconnect with protruding contacts.
  2. Hsu, Kuo-Ching; Chen, Chen-Shien, Backside connection to TSVs having redistribution lines.
  3. Chiou, Wen-Chih; Wu, Weng-Jin, Backside metal of redistribution line with silicide layer on through-silicon via of semiconductor chips.
  4. Hsu, Kuo-Ching; Chen, Chen-Shien; Huang, Hon-Lin, Bond pad connection to redistribution lines having tapered profiles.
  5. Wallace Steven W., Bonding silicon wafers.
  6. Lin,Ying Ren; Huang,Chien Ping; Tsai,Ho Yi; Hsiao,Cheng Hsu, Bump structure of semiconductor package and method for fabricating the same.
  7. Matsui,Satoshi, Chip and multi-chip semiconductor device using thereof and method for manufacturing same.
  8. Pogge, H. Bernhard; Yu, Roy; Prasad, Chandrika; Narayan, Chandrasekhar, Chip and wafer integration process using vertical connections.
  9. Kazutaka Yanagita JP; Kazuaki Ohmi JP; Kiyofumi Sakaguchi JP; Hirokazu Kurisu JP, Composite member and separating method therefor, bonded substrate stack and separating method therefor, transfer method for transfer layer, and SOI substrate manufacturing method.
  10. Huang, Hon-Lin; Hsiao, Ching-Wen; Hsu, Kuo-Ching; Chen, Chen-Shien, Formation of TSV backside interconnects by modifying carrier wafers.
  11. Chanchani,Rajen, Heterogeneously integrated microsystem-on-a-chip.
  12. Chudzik, Michael Patrick; Dennard, Robert H.; Divakaruni, Rama; Furman, Bruce Kenneth; Jammy, Rajarao; Narayan, Chandrasekhar; Purushothaman, Sampath; Shepard, Jr., Joseph F.; Topol, Anna Wanda, High density chip carrier with integrated passive devices.
  13. Chudzik,Michael Patrick; Dennard,Robert H.; Divakaruni,Rama; Furman,Bruce Kenneth; Jammy,Rajarao; Narayan,Chandrasekhar; Purushothaman,Sampath; Shepard, Jr.,Joseph F.; Topol,Anna Wanda, High density chip carrier with integrated passive devices.
  14. West, Jeffrey Alan; Simmons-Matthews, Margaret Rose; Amagai, Masazumi, IC having TSV arrays with reduced TSV induced stress.
  15. Siniaguine, Oleg, Integrated circuit structures with a conductor formed in a through hole in a semiconductor substrate and protruding from a surface of the substrate.
  16. Siniaguine Oleg, Integrated circuits and methods for their fabrication.
  17. Siniaguine, Oleg, Integrated circuits and methods for their fabrication.
  18. Siniaguine, Oleg, Integrated circuits and methods for their fabrication.
  19. Siniaguine, Oleg, Integrated circuits and methods for their fabrication.
  20. Savastiouk,Sergey; Halahan,Patrick B.; Kao,Sam, Integrated circuits and packaging substrates with cavities, and attachment methods including insertion of protruding contact pads into cavities.
  21. Tadatomo Suga JP, Interconnect structure for stacked semiconductor device.
  22. Matsui,Kuniyasu, Intermediate chip module, semiconductor device, circuit board, and electronic device.
  23. Lee, Jin-Yuan; Lin, Mou-Shiung; Huang, Ching-Cheng, Low fabrication cost, fine pitch and high reliability solder bump.
  24. Eilert,Sean S., Method and apparatus for generating a device ID for stacked devices.
  25. Valluri R. Rao ; Jeffrey K. Greason ; Richard H. Livengood, Method for distributing a clock on the silicon backside of an integrated circuit.
  26. Harris James M. (San Jose CA) Gouin William M. (San Jose CA), Method for gold plating of metallic layers on semiconductive devices.
  27. Black Charles Thomas ; Burghartz Joachim Norbert ; Tiwari Sandip ; Welser Jeffrey John, Method for making three dimensional circuit integration.
  28. Tadatomo Suga JP, Method for manufacturing an interconnect structure for stacked semiconductor device.
  29. Yu, Wan-Ling, Method of forming metallic bump and seal for semiconductor device.
  30. Redwine Donald J. (Houston TX), Method of interconnect in an integrated circuit.
  31. Lin, Kuo-Wei; Chu, Cheng-Yu; Chen, Yen-Ming; Fan, Yang-Tung; Fan, Fu-Jier; Peng, Chiou Shian; Lin, Shih-Jang, Method to form very a fine pitch solder bump using methods of electroplating.
  32. Jackson, Timothy L.; Murphy, Tim E., Methods of fabrication of semiconductor dice having back side redistribution layer accessed using through-silicon vias and assemblies thereof.
  33. Morrow, Patrick; List, R. Scott; Kim, Sarah E., Methods of forming backside connections on a wafer stack.
  34. Thomas,Jochen; Schoenfeld,Olaf, Multi-chip device and method for producing a multi-chip device.
  35. Farnworth, Warren M.; Wood, Alan G.; Hiatt, William M.; Wark, James M.; Hembree, David R.; Kirby, Kyle K.; Benson, Pete A., Multi-dice chip scale semiconductor components and wafer level methods of fabrication.
  36. Gilmour Richard J. (Liberty Hill TX) Schrottke Gustav (Austin TX), Multiprocessor module packaging.
  37. Siniaguine Oleg ; Savastiouk Sergey, Package of integrated circuits and vertical integration.
  38. Siniaguine, Oleg; Savastiouk, Sergey, Packaging of integrated circuits and vertical integration.
  39. Savastiouk,Sergey; Halahan,Patrick B.; Kao,Sam, Packaging substrates for integrated circuits and soldering methods.
  40. Fan, Wen Jeng, Pillar-to-pillar flip-chip assembly.
  41. Bertagnolli Emmerich,DEX ; Klose Helmut,DEX, Process for producing semiconductor components between which contact is made vertically.
  42. Kim,Sarah E.; List,R. Scott; Kellar,Scot A., Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices.
  43. Marimuthu, Pandi Chelvam; Suthiwongsunthorn, Nathapong; Shim, Il Kwon; Heng, Kock Liang, Semiconductor device and method of forming an interposer package with through silicon vias.
  44. Takahashi, Yoshikazu; Ohsumi, Takashi, Semiconductor device and the method for manufacturing the same.
  45. Sunohara, Masahiro; Higashi, Mitsutoshi; Shiraishi, Akinori; Sakaguchi, Hideaki, Semiconductor device having through electrode and method of manufacturing the same.
  46. Makino, Yutaka; Watanabe, Eiji; Matsuki, Hirohisa; Fujisawa, Tetsuya, Semiconductor device manufacturing method having a step of forming a post terminal on a wiring by electroless plating.
  47. Jackson, Timothy L.; Murphy, Tim E., Semiconductor dice having back side redistribution layer accessed using through-silicon vias, and assemblies.
  48. Jackson,Timothy L.; Murphy,Tim E., Semiconductor dice having back side redistribution layer accessed using through-silicon vias, methods.
  49. Yamano,Takaharu; Yoshihara,Takako; Sunohara,Masahiro, Semiconductor package.
  50. Iwamatsu,Toshiaki; Maeda,Shigenobu, Semiconductor wafer and manufacturing method thereof.
  51. Lu, Szu Wei; Chao, Clinton; Luh, Ann; Karta, Tjandra Winata; Tzou, Jerry; Chang, Kuo-Chin, Silicon-based thin substrate and packaging schemes.
  52. Fey,Kate E.; Byers,Charles L.; Mandell,Lee J., Space-saving packaging of electronic circuits.
  53. Lin, Mou-Shiung; Lei, Ming-Ta; Lin, Chuen-Jye, Structure and manufacturing method of a chip scale package with low fabrication cost, fine pitch and high reliability solder bump.
  54. Chen,Hsueh Chung; Lou,Chine Gie; Fan,Su Chen, Three dimensional IC device and alignment methods of IC device substrates.
  55. Kong, Sik On, Three dimensional IC package module.
  56. Chen, Ming-Fa; Chen, Chen-Shien, Through silicon via layout.
  57. Rumer, Christopher L.; Zarbock, Edward A., Through silicon via, folded flex microelectronic package.
  58. Barth, Hans-Joachim; Pohl, Jens, Through substrate via semiconductor components.

이 특허를 인용한 특허 (4)

  1. Huang, Hon-Lin; Hsiao, Ching-Wen; Hsu, Kuo-Ching; Chen, Chen-Shien, Front side copper post joint structure for temporary bond in TSV application.
  2. Graf, Richard Stephen; West, David Justin, Semiconductor TSV device package to which other semiconductor device package can be later attached.
  3. Graf, Richard Stephen; West, David Justin, Semiconductor TSV device package to which other semiconductor device package can be later attached.
  4. An, Jin Ho; Park, Byung Lyul; Lee, Soyoung; Choi, Gilheyun, Semiconductor devices including through-silicon via.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로