IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0861650
(2010-08-23)
|
등록번호 |
US-8492195
(2013-07-23)
|
발명자
/ 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
89 |
초록
▼
A method for forming a vertically stacked memory device includes forming a first dielectric material overlying a surface region of a semiconductor substrate, forming first memory cells overlying the first dielectric material including a first top metal wiring spatially extending in a first direction
A method for forming a vertically stacked memory device includes forming a first dielectric material overlying a surface region of a semiconductor substrate, forming first memory cells overlying the first dielectric material including a first top metal wiring spatially extending in a first direction, a first bottom metal wiring spatially extending in a second direction orthogonal to the first direction, and first switching elements sandwiched in intersection regions between the first top metal wiring and the first bottom metal wiring, forming a second dielectric material overlying the first top metal wiring, forming second memory cells overlying the second dielectric material including a second top metal wiring extending in the first direction, a second bottom wiring spatially extending in the second direction, and second switching elements sandwiched in intersection regions of the second top metal wiring and the second bottom metal wiring.
대표청구항
▼
1. A method for forming a memory device stack, comprising: providing a semiconductor substrate comprising a surface region;forming a first dielectric material overlying the surface region of the semiconductor substrate;forming a first plurality of memory cells overlying the first dielectric material
1. A method for forming a memory device stack, comprising: providing a semiconductor substrate comprising a surface region;forming a first dielectric material overlying the surface region of the semiconductor substrate;forming a first plurality of memory cells overlying the first dielectric material, each of the first plurality of memory cells comprising at least a first top metal wiring structure spatially extending in a first direction, a first bottom metal wiring structure spatially extending in a second direction orthogonal to the first direction, and a first switching element sandwiched in an intersection region between the first top metal wiring structure and the first bottom metal wiring structure, the first plurality of memory cells forming a first crossbar array of memory cells;forming a second dielectric material overlying the first plurality of memory cells including the top metal wiring structures, the second dielectric material forming a thickness overlying the top metal wiring structures; andforming a second plurality of memory cells overlying the second dielectric material, each of the second plurality of memory cells comprising at least a second top metal wiring structure extending in a third direction, a second bottom metal wiring structure extending in a fourth direction orthogonal to the third direction, and a second switching element sandwiched in an intersection region of the second top metal wiring structure and the second bottom metal wiring structure, the second plurality of memory cells forming a second crossbar array of memory cells, the second plurality of memory cells being isolated from the first plurality of memory cells by the second dielectric material;wherein the first switching element and the second switching element each comprises an amorphous silicon material. 2. The method of claim 1 wherein the first top metal wiring structure and the second top metal wiring structure are spatially arranged in a parallel manner. 3. The method of claim 1 wherein the first bottom metal wiring structure and the second bottom metal wiring structure are spatially arranged in a parallel manner. 4. The method of claim 1 further comprises: forming a third dielectric material overlying the second plurality of memory cells and forming a third plurality of memory cells overlying the third dielectric material; andforming a fourth dielectric material overlying the third plurality of memory cells; andforming a fourth plurality of memory cells overlying the third dielectric material. 5. The method of claim 1 further comprises forming a Nth dielectric material overlying a (N−1)th plurality of memory cells, wherein N is an integer ranging from 3 to 8. 6. The method of claim 1 wherein the semiconductor substrate comprises one or more transistor devices formed thereon, the one or more transistor devices being operably coupled to the first plurality of memory cells or the second plurality of memory cells. 7. The method of claim 1 further comprises forming one or more via structures vertically coupling the first plurality of memory cells and the second plurality of memory cells to respective transistor devices formed on the semiconductor substrate. 8. The method of claim 1 wherein the first dielectric material is selected from a group consisting of: silicon oxide, silicon nitride, and oxide on nitride on oxide (ONO) stack. 9. The method of claim 1 wherein the first top metal wiring structure and the second top metal wiring structure each includes a portion comprising a metal material selected from a group consisting of: silver, gold, platinum, palladium, aluminum, and nickel, the metal material being in direct contact with switching elements. 10. The method of claim 1 wherein the first top metal wiring structure and the second top metal wiring structure each includes a portion comprising a wiring material selected from a group consisting of: tungsten, copper, and aluminum. 11. The method of claim 1 wherein the first top metal wiring structure and the second top metal wiring structure further comprises one or more diffusion barrier material or adhesion layer. 12. The method of claim 1 wherein the first bottom metal wiring structure and the second bottom metal wiring structure each comprises a metal selected from a group consisting of: copper, tungsten, and aluminum. 13. The method of claim 1wherein the first bottom metal wiring structure and the second bottom metal wiring structure each further comprises a buffer layer, the buffer layer comprising a p+ polysilicon material, andwherein the amorphous silicon material is formed overlying the buffer layer. 14. A method for forming a memory device stack, comprising: providing a semiconductor substrate comprising a surface region;forming a first dielectric material overlying the surface region of the semiconductor substrate;forming a first plurality of memory cells overlying the first dielectric material, each of the first plurality of memory cells comprising at least a first top metal wiring structure spatially extending in a first direction, a first bottom metal wiring structure spatially extending in a second direction orthogonal to the first direction, and a first switching element sandwiched in an intersection region between the first top metal wiring structure and the first bottom metal wiring structure, the first plurality of memory cells forming a first crossbar array of memory cells;forming a second dielectric material overlying the first plurality of memory cells including the top metal wiring structures, the second dielectric material forming a thickness overlying the top metal wiring structures; andforming a second plurality of memory cells overlying the second dielectric material, each of the second plurality of memory cells comprising at least a second top metal wiring structure extending in a third direction, a second bottom metal wiring structure extending in a fourth direction orthogonal to the third direction, and a second switching element sandwiched in an intersection region of the second top metal wiring structure and the second bottom metal wiring structure, the second plurality of memory cells forming a second crossbar array of memory cells, the second plurality of memory cells being isolated from the first plurality of memory cells by the second dielectric material;wherein the first bottom metal wiring structure and the second bottom metal wiring structure each further comprises a buffer layer, the buffer layer comprising a p+ polysilicon material, andforming an amorphous silicon material overlying the buffer layer. 15. The method of claim 14 further comprises: forming a third dielectric material overlying the second plurality of memory cells and forming a third plurality of memory cells overlying the third dielectric material; andforming a fourth dielectric material overlying the third plurality of memory cells; andforming a fourth plurality of memory cells overlying the third dielectric material. 16. The method of claim 14 further comprises forming a Nth dielectric material overlying a (N−1)th plurality of memory cells, wherein N is an integer ranging from 3 to 8. 17. The method of claim 14 wherein the first top metal wiring structure includes a portion comprising a metal material selected from a group consisting of: silver, gold, platinum, palladium, aluminum, and nickel, wherein the metal material is in direct contact with the first switching element. 18. The method of claim 17 wherein the first switching element is in direct contact with the buffer layer. 19. The method of claim 14wherein the first switching element comprises the amorphous silicon material; andwherein the amorphous silicon comprises an intrinsic semiconductor characteristic. 20. The method of claim 14wherein forming the amorphous silicon material comprises forming the amorphous silicon material at a temperature from a range of about 350 Degree Celsius to about 400 Degree Celsius; andwherein the amorphous silicon material comprises a thickness ranging from about 50 Angstroms to about 1000 Angstroms.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.