IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0560332
(2006-11-15)
|
등록번호 |
US-8533530
(2013-09-10)
|
발명자
/ 주소 |
- Codrescu, Lucian
- Anderson, William C.
- Venkumahanti, Suresh
- Giannini, Louis Achille
- Pyla, Manojkumar
- Chen, Xufeng
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
83 |
초록
▼
Techniques for the design and use of a digital signal processor, including (but not limited to) for processing transmissions in a communications (e.g., CDMA) system. Trusted and untrusted debugging operational control occurs in operating a core processor associated with the digital signal processor.
Techniques for the design and use of a digital signal processor, including (but not limited to) for processing transmissions in a communications (e.g., CDMA) system. Trusted and untrusted debugging operational control occurs in operating a core processor associated with the digital signal processor. A debugging process within a debugging mechanism associates with the core processor. The core processor process determines the origin of debugging control as trusted debugging control or untrusted debugging control. In the event of trusted debugging control, the core processor process provides to the trusted debugging control a first set of features and privileges. Alternatively, in the event that debugging control is untrusted debugging control, the core processor process provides the untrusted debugging control a second restricted set of features and privileges, all for maintaining security and proper operation of the core processor process.
대표청구항
▼
1. A method, comprising: determining a debug mode of one or more threads of a multi-threaded processor based on a trust value stored at a system configuration register; andproviding a first set of debugging features and privileges when the debug mode is a first debug mode and a second set of debuggi
1. A method, comprising: determining a debug mode of one or more threads of a multi-threaded processor based on a trust value stored at a system configuration register; andproviding a first set of debugging features and privileges when the debug mode is a first debug mode and a second set of debugging features and privileges when the debug mode is a second debug mode,wherein providing the first set of debugging features and privileges includes granting unrestricted write control for a debugging command register, andwherein providing the second set of debugging features and privileges includes restricting writing any command to the debugging command register other than an interrupt command. 2. The method of claim 1, wherein each of a plurality of threads is debugged independently of other threads of the plurality of threads. 3. The method of claim 1, wherein the first debug mode is entered when a bit of the system configuration register indicates the trust value as trusted, and wherein the second debug mode is entered when the bit indicates the trust value untrusted. 4. The method of claim 3, wherein the first set of debugging features and privileges includes read/write control for non-intrusive debugging configuration registers. 5. The method of claim 3, wherein the first set of debugging features and privileges includes write control for debugging breakpoint configuration registers. 6. The method of claim 3, wherein the first set of debugging features and privileges includes write control for debugging breakpoint address registers. 7. The method of claim 3, wherein the first set of debugging features and privileges includes write control for instruction stuffing registers. 8. The method of claim 3, wherein the first set of debugging features and privileges and the second set of debugging features and privileges include read/write control for a mailbox for debugging mechanism registers. 9. The method of claim 3, wherein the first set of debugging features and privilege includes read/write control for debugging mechanism general purpose registers. 10. The method of claim 3, wherein the first set of debugging features and privileges and the second set of debugging features and privileges include read control for debugging mechanism enable registers. 11. The method of claim 3, wherein the trust value is set by an operating system. 12. The method of claim 1, wherein the one or more threads are each configured to operate in a plurality of modes including a wait non-processing mode and a debug non-processing mode, and wherein the one or more threads are each operable to transition between the debug non-processing mode and the wait non-processing mode. 13. The method of claim 12, wherein the plurality of modes further include a user processing mode, a supervisor processing mode, and an off non-processing mode. 14. The method of claim 13, wherein the one or more threads are each operable to transition between the debug non-processing mode an any mode of the plurality of modes other than the off non-processing mode, and wherein a particular thread of the one or more threads is powered down in response to receiving a breakpoint while the particular thread is operating in the off non-processing mode. 15. The method of claim 1, wherein providing the second set of debugging features and privileges further includes restricting access to debugging configuration registers, breakpoint registers, and a stuff instruction register, granting read control to a mailbox-in register, granting write control to a mailbox-out register, granting read/write control to a debugging enable register, granting read control to a debugging version register, and restricting access to a debugging general purpose register. 16. A system comprising: a system configuration register having a core processor control bit, the core processor control bit operative to determine a debug mode of one or more threads of a multi-threaded processor; andinstructions for providing a first set of debugging features and privileges when the debug mode is a first debug mode and a second set of debugging features and privileges when the debug mode is a second debug mode,wherein the instructions for providing the first set of debugging features and privileges include instructions for granting unrestricted write control for a debugging command register, andwherein the instructions for providing the second set of debugging features and privileges include instructions for restricting writing any command to the debugging command register other than an interrupt command. 17. The system of claim 16, wherein the first debug mode is entered when the core processor control bit indicates a trust value as trusted, and wherein the second debug mode is entered when the core processor control bit indicates the trust value as untrusted. 18. The system of claim 17, further comprising circuitry and instructions for providing read/write control for non-intrusive debugging configuration registers in the first debug mode. 19. The system of claim 17, further comprising circuitry and instructions for providing write control for debugging breakpoint configuration registers in the first debug mode. 20. The system of claim 17, further comprising circuitry and instructions for providing write control for debugging breakpoint address registers in the first debug mode. 21. The system of claim 17, further comprising circuitry and instructions for providing write control for instruction stuffing registers in the first debug mode. 22. The system of claim 17, further comprising circuitry and instructions for providing read/write control for mailbox to debugging mechanism registers in the first debug mode and in the second debug mode. 23. The system of claim 17, further comprising circuitry and instructions for providing read/write control for debugging mechanism general purpose registers in the first debug mode. 24. The system of claim 17, further comprising circuitry and instructions for providing read control for debugging mechanism enable registers in the first debug mode and in the second debug mode. 25. The system of claim 17, wherein the core processor control bit is set by an operating system. 26. A multi-threaded digital signal processor comprising: means for determining a debug mode of one or more threads of a multi-threaded processor based on a trust value stored at a system configuration register; andmeans for providing a first set of debugging features and privileges when the debug mode is a first debug mode and a second set of debugging features and privileges when the debug mode is a second debug mode,wherein the means for providing the first set of debugging features and privileges include means for granting unrestricted write control for a debugging command register, andwherein the means for providing the second set of debugging features and privileges include means for restricting writing any command to the debugging command register other than an interrupt command. 27. The multi-threaded digital signal processor of claim 26, wherein the first debug mode is entered when a bit of the system configuration register indicates the trust value as trusted, and wherein the second debug mode is entered when the bit indicates the trust value as untrusted. 28. The multi-threaded digital signal processor of claim 27, further comprising means for providing read/write control for non-intrusive debugging configuration registers in the first debug mode. 29. The mufti-threaded digital signal processor of claim 27, further comprising means for providing write control for debugging breakpoint configuration registers in the first debug mode. 30. A non-transitory computer usable medium having computer readable program code means embodied therein for processing instructions on a multi-threaded digital signal processor for debugging the multi-threaded digital signal processor, the computer usable medium comprising: computer readable program code means for determining a debug mode of one or more threads of a multi-threaded processor based on a trust value stored at a system configuration register; andcomputer readable program code means for providing a first set of debugging features and privileges when the debug mode is a first debug mode and a second set of debugging features and privileges when the debug mode is a second debug mode,wherein the computer readable program code means for providing the first set of debugging features and privileges include computer readable program code means for granting unrestricted write control for a debug in command register, andwherein the computer readable program code means for providing the second set of debugging features and privileges include computer readable program code means for restricting writing any command to the debugging command register other than an interrupt command.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.