[미국특허]
High accuracy RC calibradion circuit
원문보기
IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0333059
(2011-12-21)
|
등록번호 |
US-8552797
(2013-10-08)
|
발명자
/ 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
Coats & Bennett, P.L.L.C.
|
인용정보 |
피인용 횟수 :
2 인용 특허 :
8 |
초록
▼
In an RC calibration circuit, a single reference current is used to generate voltages across both a resistive and capacitive element. The component value of one of the resistive and capacitive element is successively altered until the voltages are substantially equal. Additionally, parasitic capacit
In an RC calibration circuit, a single reference current is used to generate voltages across both a resistive and capacitive element. The component value of one of the resistive and capacitive element is successively altered until the voltages are substantially equal. Additionally, parasitic capacitances in the circuit are precharged to the resistive element voltage prior to the comparison. The RC calibration circuit eliminates the errors due to current matching and parasitic capacitances in prior art calibration circuits. The circuit includes a comparator and a digital control circuit (DCW) including a successive approximation register (SAR) holding the value of the digital control word used to control the component value of the tunable resistive or capacitive element. The SAR alters the DCW in an iterative, bit-by-bit binary searching pattern in response to the comparator output.
대표청구항
▼
1. An RC calibration circuit, comprising: a resistive element;a capacitive element;wherein at least one of the resistive and capacitive elements is tunable;a current source providing a single reference current;a switching element interposed between the current source and the resistive and capacitive
1. An RC calibration circuit, comprising: a resistive element;a capacitive element;wherein at least one of the resistive and capacitive elements is tunable;a current source providing a single reference current;a switching element interposed between the current source and the resistive and capacitive elements, and operative to selectively direct the single reference current through one of the resistive and capacitive elements at a time;a comparator operative to determine a voltage difference by comparing voltage drops across the resistive and capacitive elements; anda control circuit operative to control the switching element to direct the single reference current through the capacitive element for a predetermined duration to charge the capacitive element, and to subsequently direct the single reference current through the resistive element, and further operative to tune at least one of the resistive and capacitive elements so as to minimize the voltage difference determined by the comparator. 2. The circuit of claim 1 wherein the control circuit includes at least one digital logic circuit. 3. The circuit of claim 2 wherein the control circuit includes a successive approximation register operative to store a digital control word that controls a variable component value of the tunable resistive or capacitive element. 4. The circuit of claim 3 wherein the control circuit performs a calibration process comprising a binary search, using the digital control word, to tune the component value of the tunable resistive or capacitive element. 5. The circuit of claim 4 wherein, after the calibration process, the digital control word is supplied to a corresponding tunable resistive or capacitive element in an associated circuit. 6. The circuit of claim 4 wherein the digital control word comprises an N-bit digital word, and wherein the binary search of the calibration process comprises: initially setting at least (N−1) least significant bits to a first binary value;setting a first bit to a second binary value and comparing the resulting voltage drops across the resistive and capacitive elements;retaining or resetting the value of the first bit in response to the comparison; andrepeating the process for each successive, remaining bit. 7. The circuit of claim 6 wherein the first bit is the most significant bit, and wherein repeating the process comprises repeating the process for each successive bit from the most to the least significant bit. 8. The circuit of claim 6 wherein, for each bit, the calibration process comprises: a reset phase in which the reference current flows through the resistive element, the capacitive element is discharged, and parasitic capacitances in the circuit are charged to the voltage drop across the resistive element;an integration phase during which the reference current flows through the capacitive element for a predetermined duration; anda comparison phase during which the reference current again flows through the resistive element, and during which the voltage drops across the resistive and capacitive elements are compared. 9. The circuit of claim 8 wherein, during the reset phase, after the capacitive element is discharged, both terminals of the capacitive element are set to the voltage drop across the resistive element, so as to charge parasitic capacitances of the capacitive element itself. 10. The circuit of claim 9 wherein, after the calibration process, the digital control word is supplied to a corresponding tunable resistive or capacitive element in an associated RC integrator circuit. 11. The circuit of claim 8 further comprising a sampling capacitor in parallel with the resistive element and operative to charge to the voltage drop across the resistive element during the reset phase. 12. The circuit of claim 1 wherein the current source comprises cascaded transistors. 13. A method of tuning a variable component value of one of a resistive and capacitive element in an RC calibration circuit so as to equalize the voltage drops across the resistive and capacitive elements, comprising: providing a single reference current and a switching element operative to direct the single reference current to flow alternatively through the resistive or capacitive element;directing the reference current through the capacitive element for a predetermined duration to charge the capacitive element to a first voltage;directing the reference current through the resistive element to generate a second voltage;comparing the first and second voltages;altering the variable component value of one of the resistive and capacitive elements in response to the comparison; andrepeating the process with different component values until the first and second voltages are substantially equal. 14. The method of claim 13 further comprising: prior to comparing the first and second voltages, charging parasitic capacitances in the circuit to the second voltage. 15. The method of claim 14 wherein comparing the first and second voltages comprises inputting the first and second voltages to a comparator, and wherein the parasitic capacitances are associated with the comparator inputs. 16. The method of claim 15 wherein the parasitic capacitances are further associated with the current source. 17. The method of claim 14 wherein the parasitic capacitances are associated with the capacitive element itself. 18. The method of claim 13 wherein repeating the process with different component values comprises: initially setting (N−1) least significant bits of an N-bit control word to zero, the control word operative to tune a variable component value of the resistive or capacitive element;setting the most significant bit of the control word to one and performing the voltage comparison;retaining or resetting the value of the most significant bit in response to the comparison; andrepeating the process for each successive, remaining bit. 19. The method of claim 18 wherein, for each bit, the voltage comparison comprises: a reset phase in which the reference current flows through the resistive element, the capacitive element is discharged, and parasitic capacitances in the circuit are charged to the voltage drop across the resistive element;an integration phase during which the reference current flows through the capacitive element for a predetermined duration; anda comparison phase during which the reference current again flows through the resistive element, and during which the voltage drops across the resistive and capacitive elements are compared.
이 특허에 인용된 특허 (8)
-
Shervin Moloudi ; Maryam Rofougaran, Adaptive radio transceiver with low noise amplification.
-
Confalonieri, Pierangelo; Martignone, Riccardo; Nicollini, Germano, Calibration circuit for an adjustable capacitance.
-
Mulder,Jan, Comparator with offset compensation.
-
Punzenberger,Manfred; Schaffer,Bernhard, Device and method for calibrating R/C filter circuits.
-
O\Shaughnessy Timothy G. (Blackforest CO), Low power RC oscillator using a low voltage bias circuit.
-
Dharmalinggam,Rawinder; Chiu,Chinq shiun, Method and apparatus for tuning an active filter.
-
Pham, Tien Ke, Time constant-based calibration circuit for active filters.
-
Imaizumi Eiki (Akishima JPX) Usui Kunihiko (Asaka JPX) Matsuura Tatsuji (Kokubunji JPX) Tsukada Toshiro (Hachioji JPX) Ueda Seiichi (Takasaki JPX) Sato Hiroshi (Takasaki JPX), Voltage comparator.
이 특허를 인용한 특허 (2)
-
Hu, Desheng; Guo, Dawei, Analog-to-digital converter and method of converting an analog signal to a digital signal.
-
Cho, Young Kyun; Park, Bong Hyuk; Jung, Jae Ho, Apparatus and method for calibrating time constant, and low pass delta sigma modulation apparatus including the same.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.