IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0354102
(2009-01-15)
|
등록번호 |
US-8580586
(2013-11-12)
|
발명자
/ 주소 |
- Bertin, Claude L.
- Guo, Frank
- Rueckes, Thomas
- Konsek, Steven L.
- Meinhold, Mitchell
- Strasburg, Max
- Sivarajan, Ramesh
- Huang, X. M. Henry
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
150 |
초록
▼
A memory array includes a plurality of memory cells, each of which receives a bit line, a first word line, and a second word line. Each memory cell includes a cell selection circuit, which allows the memory cell to be selected. Each memory cell also includes a two-terminal switching device, which in
A memory array includes a plurality of memory cells, each of which receives a bit line, a first word line, and a second word line. Each memory cell includes a cell selection circuit, which allows the memory cell to be selected. Each memory cell also includes a two-terminal switching device, which includes first and second conductive terminals in electrical communication with a nanotube article. The memory array also includes a memory operation circuit, which is operably coupled to the bit line, the first word line, and the second word line of each cell. The circuit can select the cell by activating an appropriate line, and can apply appropriate electrical stimuli to an appropriate line to reprogrammably change the relative resistance of the nanotube article between the first and second terminals. The relative resistance corresponds to an informational state of the memory cell.
대표청구항
▼
1. A method of operating a two terminal nanotube memory cell comprising: applying a first electrical stimulus between a first terminal and a second terminal, so as to change the resistance of a nanotube article between the first terminal and the second terminal to a relatively high resistance; andap
1. A method of operating a two terminal nanotube memory cell comprising: applying a first electrical stimulus between a first terminal and a second terminal, so as to change the resistance of a nanotube article between the first terminal and the second terminal to a relatively high resistance; andapplying a second electrical stimulus between the first terminal and the second terminal, so as to change the resistance of the nanotube article between the first and second terminals to a relatively low resistance,wherein a relatively high resistance of the nanotube article corresponds to a first informational state of the memory cell, and wherein a relatively low resistance of the nanotube article corresponds to a second informational state of the memory cell; andwherein the nanotube article is in permanent electrical communication with the first terminal and the second terminal. 2. The method of claim 1, wherein the first and second informational states are nonvolatile. 3. The method of claim 1, wherein the resistance of the first state is at least about ten times larger than the resistance of the second state. 4. The method of claim 1, wherein the nanotube article comprises a region of nanotube fabric of defined orientation. 5. The method of claim 1, wherein the first and second terminals comprise metal. 6. The method of claim 5, wherein the metal comprises at least one Ru, Ti, Cr, Al, Au, Pd, Ni, W, Cu, Mo, Ag, In, Ir, Pb, Sn, TiAu, TiCu, TiPd, Pbln, and TiW. 7. The method of claim 1, wherein the two terminal memory cell receives a bit line, a first word line, and a second word line. 8. The method of claim 7 comprising: applying a select voltage to the first word line to select the cell and program voltage to the bit line to change the resistance of the nanotube article to a relatively low resistance. 9. The method of claim 7 comprising: applying a select voltage to the first word line to select the cell; andapplying an erase voltage to the bit line to change the resistance of the nanotube article to a relatively high resistance value. 10. The method of claim 7 comprising: reading an informational state of the memory cell. 11. The method of claim 10 wherein reading the informational state of the memory cell comprises: selecting the cell by activating one of the bit line and the first word line; andapplying a read stimulus to the bit line. 12. The method of claim 11 wherein applying a read stimulus to the bit line comprises: applying a floating voltage; anddetermining whether the voltage on the bit line decays below a threshold value. 13. The method of claim 1, comprising producing an erase operation for the first electrical stimulus. 14. The method of claim 13, wherein producing an erase operation comprises applying one or more voltage pulses, wherein an amplitude of the pulses, a waveform of the pulses, and a number of the pulses together are sufficient to change the memory cell to the first informational state. 15. The method of claim 1, producing a program operation for the second electrical stimulus. 16. The method of claim 15, wherein producing the program operation comprises applying one or more voltage pulses, wherein an amplitude of the pulses, a waveform of the pulses, and a number of the pulses together are sufficient to change the device to the second informational state. 17. The method of claim 7, comprising: applying a select voltage to the first word line to select the cell; andapplying an erase voltage to the second word line to change the resistance of the nanotube article to a relatively high resistance. 18. The method of claim 7 comprising: applying a select voltage to the first word line to select the cell; andapplying a program voltage to the second word line to change the resistance of the nanotube article to a relatively low resistance.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.