IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0433957
(2012-03-29)
|
등록번호 |
US-8680928
(2014-03-25)
|
발명자
/ 주소 |
- Jeon, Moon Suk
- Woo, Jung-Rin
- Jung, Sang Hwa
- Kwon, Young
|
출원인 / 주소 |
- Avago Technologies General IP (Singapore) Pte. Ltd.
|
인용정보 |
피인용 횟수 :
16 인용 특허 :
8 |
초록
▼
A power amplifier includes first and second amplification stages. The first amplification stage is configured to amplify a radio frequency (RF) input signal. The second amplification stage includes at least one transistor configured to amplify an output of the first amplification stage, the second a
A power amplifier includes first and second amplification stages. The first amplification stage is configured to amplify a radio frequency (RF) input signal. The second amplification stage includes at least one transistor configured to amplify an output of the first amplification stage, the second amplification stage being configured to have a capacitance between a gate of the at least one transistor and a first power supply voltage. The capacitance automatically varies with amplitude of the output of the first amplification stage.
대표청구항
▼
1. A power amplifier, comprising: a first amplification stage configured to amplify a radio frequency (RF) input signal; anda second amplification stage comprising at least one transistor configured to amplify an output of the first amplification stage and at least one variable capacitor circuit, co
1. A power amplifier, comprising: a first amplification stage configured to amplify a radio frequency (RF) input signal; anda second amplification stage comprising at least one transistor configured to amplify an output of the first amplification stage and at least one variable capacitor circuit, connected between a gate of the at least one transistor and a first power supply voltage, and configured to have a capacitance that varies in response to amplitude of the output of the first amplification stage to function as a linearizer for the power amplifier. 2. The power amplifier of claim 1, wherein each of the at least one variable capacitor circuit comprises: a diode circuit including a first capacitor and a diode connected in series; anda second capacitor connected in parallel to the diode circuit. 3. The power amplifier of claim 2, wherein the diode circuit further includes a resistor connected in parallel to the diode. 4. The power amplifier of claim 1, wherein the at least one transistor includes a first common-gate transistor and a second common-gate transistor connected in cascade to the first common-gate transistor, wherein the at least one variable capacitor circuit includes a first variable capacitor circuit connected between the first power supply voltage and the first common-gate transistor and a second variable capacitor circuit connected between the first power supply voltage and the second common-gate transistor,wherein the first variable capacitor circuit comprises:a first diode circuit including a first capacitor and a first diode connected in series; anda second capacitor connected in parallel to the first diode circuit, andwherein the second variable capacitor circuit includes:a second diode circuit including a third capacitor and a second diode connected in series, anda fourth capacitor connected in parallel to the second diode circuit. 5. The power amplifier of claim 1, wherein an average capacitance of each of the at least one variable capacitor circuit increases in proportion to a duration during which the voltage swing of the gate of the one of the at least one transistor has a voltage higher than a threshold voltage. 6. The power amplifier of claim 1, wherein the at least one transistor comprises a complementary metal-oxide semiconductor field-effect transistor (CMOS FET). 7. The power amplifier of claim 1, wherein the at least one transistor comprises a common-gate transistor. 8. The power amplifier of claim 1, wherein the first amplification stage comprise a common-source transistor between the first power supply voltage and the second amplification stage, and wherein the RF input signal is input to a gate of the common-source transistor. 9. The power amplifier of claim 8, wherein the common-source transistor comprise a CMOS FET. 10. A power amplifier, comprising: a common-source transistor configured to receive an RF signal via a gate of the common-source transistor;a first common-gate transistor connected in cascade to the common-source transistor; anda first variable capacitor circuit connected between a gate of the first common-gate transistor and a ground voltage, a capacitance of the first variable capacitor circuit being controlled to vary, based on a voltage swing of the gate of the first common-gate transistor, to increase linearity of the power amplifier. 11. The power amplifier of claim 10, wherein the first variable capacitor circuit comprise: a diode circuit including a first capacitor and at least one diode connected in series to the first capacitor; anda second capacitor connected between the gate of the common-gate transistor and the ground voltage and in parallel to the diode circuit. 12. The power amplifier of claim 11, wherein the diode circuit includes a resistor connected in parallel to the at least one diode. 13. The power amplifier of claim 10, wherein an average capacitance of the first variable capacitor circuit increases in proportion to a duration during which the voltage swing of the gate of the first common-gate transistor has a voltage higher than a threshold voltage. 14. The power amplifier of claim 10, wherein each of the common-source transistor and the first common-gate transistor is a complementary metal-oxide semiconductor field-effect transistor (CMOS FET). 15. The power amplifier of claim 10, further comprising: a second common-gate transistor connected in cascade to the first common-gate transistor; anda second variable capacitor circuit connected between a gate of the second common-gate transistor and the ground voltage, a capacitance of the second variable capacitor circuit being controlled to vary based on a voltage swing of the gate of the second common-gate transistor, to increase the linearity of the power amplifier. 16. A power amplifier having a linearizer, comprising: a first amplification stage comprising a common-source transistor configured to receive an RF signal via a gate of the first amplification stage; anda second amplification stage comprising a common-gate transistor, connected in cascade to the first amplification stage, and a variable capacitor circuit, connected between the common-gate transistor and a first power supply voltage, the second amplification stage being configured to amplify an output of the first amplification stage,wherein the variable capacitor circuit is configured to operate as the linearizer, and comprises:a diode circuit including a first capacitor and a diode connected in series to the first capacitor; anda second capacitor connected between a gate of the common-gate transistor and the ground voltage and in parallel to the diode circuit. 17. The power amplifier of claim 16, wherein the diode circuit further includes a resistor connected in parallel to the diode. 18. The power amplifier of claim 16, wherein the common-source transistor comprises a complementary metal-oxide semiconductor field-effect transistor (CMOS FET).
※ AI-Helper는 부적절한 답변을 할 수 있습니다.