Flattened substrate surface for substrate bonding
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-021/00
H01L-029/10
출원번호
US-0285443
(2011-10-31)
등록번호
US-8778737
(2014-07-15)
발명자
/ 주소
Cooney, III, Edward C.
Dunn, James S.
Martin, Dale W.
Musante, Charles F.
Rainey, BethAnn
Shi, Leathen
Sprogis, Edmund J.
Tsang, Cornelia K.
출원인 / 주소
International Business Machines Corporation
대리인 / 주소
Wood, Herron & Evans LLP
인용정보
피인용 횟수 :
3인용 특허 :
11
초록▼
Methods for bonding substrate surfaces, bonded substrate assemblies, and design structures for a bonded substrate assembly. Device structures of a product chip are formed using a first surface of a device substrate. A wiring layer of an interconnect structure for the device structures is formed on t
Methods for bonding substrate surfaces, bonded substrate assemblies, and design structures for a bonded substrate assembly. Device structures of a product chip are formed using a first surface of a device substrate. A wiring layer of an interconnect structure for the device structures is formed on the product chip. The wiring layer is planarized. A temporary handle wafer is removably bonded to the planarized wiring layer. In response to removably bonding the temporary handle wafer to the planarized first wiring layer, a second surface of the device substrate, which is opposite to the first surface, is bonded to a final handle substrate. The temporary handle wafer is then removed from the assembly.
대표청구항▼
1. A method of substrate bonding involving a device substrate having a first surface and a second surface opposite to the first surface, the method comprising: forming device structures of at least one product chip using the first surface of the device substrate;forming a first wiring layer of an in
1. A method of substrate bonding involving a device substrate having a first surface and a second surface opposite to the first surface, the method comprising: forming device structures of at least one product chip using the first surface of the device substrate;forming a first wiring layer of an interconnect structure for the device structures of the at least one product chip;planarizing the first wiring layer;in response to planarizing the first wiring layer, removably bonding a temporary handle wafer to the first wiring layer; andin response to removably bonding the temporary handle wafer to the first wiring layer, bonding the second surface of the device substrate to a final handle substrate,wherein the device structures are formed for first and second product chips using the first surface of the device substrate, the first product chip is separated from the second product chip by a kerf street, and the kerf street is planarized when the first wiring layer of the interconnect structure is planarized. 2. The method of claim 1 wherein the at least one insulator layer includes a first insulator layer comprised of a first dielectric material, the interconnect structure includes an interlayer dielectric layer with a top surface, the first wiring layer includes first and second conductive features that project above the top surface of the interlayer dielectric layer, and the first and second conductive features are separated by a gap, and planarizing the first wiring layer further comprises: filling the gap between the first and second conductive features with the first insulator layer. 3. The method of claim 2 wherein the at least one insulator layer includes a second insulator layer comprised of a second dielectric material, and further comprising: depositing the second insulator layer on the first insulator layer. 4. The method of claim 3 wherein the first and second insulator layers each include a first portion over the first conductive feature and a second portion over the gap, the first portions projecting by a first height above the top surface of the interlayer dielectric layer, and the second portions projecting by a second height above the top surface of the interlayer dielectric layer and further comprising: polishing the first and second insulator layers to reduce a difference between the first height and the second height. 5. The method of claim 4 wherein, after polishing, the first dielectric material of the first insulator layer covers a top surface of the first conductive feature and a top surface of the second conductive feature, and the second dielectric material of the second insulator layer covers the first dielectric material of the first insulator layer filling the gap. 6. The method of claim 4 further comprising: after the first and second insulator layers are polished, depositing a third insulator layer comprising a third dielectric material on a polished surface of the first and second insulator layers,wherein the third dielectric material is compositionally different from at least one of the first and second dielectric materials. 7. The method of claim 4 further comprising: before the first and second insulator layers are polished, depositing a reverse mask layer on the second insulator layer;forming an opening in the reverse mask layer that is aligned with the first portions of the first and second insulator layers over the first conductive feature; andat least partially removing the first portion of the second insulator layer exposed through the opening with an etch process. 8. The method of claim 7 wherein the first insulator layer exposed through the opening is completely removed, and further comprising: at least partially removing the first portion of the first insulator layer exposed through the opening with the etch process. 9. The method of claim 2 wherein the first dielectric material filling the gap is free of voids, and filling the gap between the first and second conductive features with the first insulator layer comprised of the first dielectric material comprises: depositing silicon dioxide as the first dielectric material by a high density plasma chemical vapor deposition (HDPCVD) process. 10. The method of claim 1 wherein the first wiring layer is planarized when the first wiring layer is formed. 11. The method of claim 10 further comprising: in response to bonding the second surface of the device substrate to the final handle substrate, forming a second wiring layer of the interconnect structure on the first wiring layer. 12. The method of claim 1 wherein the device substrate includes a bulk substrate, a device layer, and a buried insulator layer separating the device layer from the bulk substrate, and further comprising: removing the bulk substrate from the device substrate to expose the buried insulator layer and thereby define the second surface on the buried insulator layer that is subsequently bonded to the final handle substrate. 13. The method of claim 12 further comprising: in response to bonding the second surface of the device substrate to the final handle substrate, removing the temporary handle wafer from the first wiring layer. 14. A method of substrate bonding involving a device substrate having a first surface and a second surface opposite to the first surface, the method comprising: forming device structures of at least one product chip using the first surface of the device substrate;forming a first wiring layer of an interconnect structure for the device structures of the at least one product chip;planarizing the first wiring layer;in response to planarizing the first wiring layer, removably bonding a temporary handle wafer to the first wiring layer;in response to removably bonding the temporary handle wafer to the first wiring layer, bonding the second surface of the device substrate to a final handle substrate; andafter the second surface of the device substrate is bonded to the final handle substrate, removing the temporary handle wafer from the first wiring layer. 15. The method of claim 1 wherein removably bonding the temporary handle wafer to the first wiring layer comprises: applying an adhesive layer to a top surface of the first wiring layer; andadhesively bonding the temporary handle wafer to the first wiring layer with the adhesive layer. 16. The method of claim 15 further comprising: releasing the temporary handle wafer from the first wiring layer by delamination along an interface between the adhesive layer and the top surface of the first wiring layer. 17. A method of substrate bonding involving a device substrate having a first surface and a second surface opposite to the first surface, the method comprising: forming device structures of at least one product chip using the first surface of the device substrate;forming a first wiring layer of an interconnect structure for the device structures of the at least one product chip;depositing at least one insulator layer on the first wiring layer;after the at least one insulator layer is deposited on the first wiring layer, planarizing the first wiring layer;in response to planarizing the first wiring layer, removably bonding a temporary handle wafer to the first wiring layer; andin response to removably bonding the temporary handle wafer to the first wiring layer, bonding the second surface of the device substrate to a final handle substrate. 18. The method of claim 17 wherein removably bonding the temporary handle wafer to the first wiring layer comprises: applying an adhesive layer to a top surface of the first wiring layer and a top surface of the at least one insulator layer; andadhesively bonding the temporary handle wafer to the first wiring layer and the at least one insulator layer with the adhesive layer. 19. The method of claim 1 wherein bonding the second surface of the device substrate to the final handle substrate comprises: partially removing the device substrate to define the second surface that is subsequently bonded to the final handle substrate. 20. The method of claim 19 wherein the device substrate is partially removed by grinding, etching, chemical mechanical polishing, or a combination thereof. 21. The method of claim 12 wherein the bulk substrate is removed from the device substrate by grinding, etching, chemical mechanical polishing, or a combination thereof. 22. The method of claim 13 further comprising: after the bulk substrate is removed, thinning the buried insulator layer by partial removal.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (11)
Chan, Kevin K.; Guarini, Kathryn Wilder; Jones, Erin C.; Saavedra, Jr., Antonio F.; Shi, Leathen; Singh, Dinkar V., Low temperature fusion bonding with high surface energy using a wet chemical treatment.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.