IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0339851
(2011-12-29)
|
등록번호 |
US-8791010
(2014-07-29)
|
발명자
/ 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
3 인용 특허 :
116 |
초록
▼
A method of forming a memory device. A first thickness of dielectric material overlies a surface region of a substrate. A first wiring material including a first lining material and a silver material are formed overlying the dielectric material. A first adhesion material and an amorphous silicon swi
A method of forming a memory device. A first thickness of dielectric material overlies a surface region of a substrate. A first wiring material including a first lining material and a silver material are formed overlying the dielectric material. A first adhesion material and an amorphous silicon switching material including a contact material are deposited overlying the first wiring material. The method forms one or more first structures configured to spatially extend in a first direction from the amorphous silicon switching material, the contact material, and the first wiring material. A thickness of second dielectric material is deposited overlying the one or more first structures. The method forms a second wiring structure comprising at least a second silver material and a second lining material spatially extending in a second direction orthogonal to the first direction overlying the second dielectric material and in electrical contact with the switching material.
대표청구항
▼
1. A method of forming a memory device, comprising: providing a substrate having a surface region;forming a first thickness of dielectric material overlying the surface region;subjecting the first thickness of dielectric material to a first patterning and etching process to form a first opening stru
1. A method of forming a memory device, comprising: providing a substrate having a surface region;forming a first thickness of dielectric material overlying the surface region;subjecting the first thickness of dielectric material to a first patterning and etching process to form a first opening structure in a portion of the first thickness of dielectric material;depositing a first wiring material comprising at least a silver material to fill the opening structure and forming a thickness of the first wiring material overlying the first dielectric material;depositing a switching material comprising an amorphous silicon material overlying the first wiring material;subjecting at least the switching material and the thickness of the first wiring material to a first patterning and etching process to form one or more first structures, the first structures comprising a switching element and a first wiring structure comprising at least the first silver material, the first wiring structure being elongated in shape and spatially configured to extend in a first direction;depositing a second thickness of dielectric material overlying the one or more first structures;forming a via opening in the second thickness of dielectric material overlying at least a first portion of the switching element in each of the one or more first structure; andforming a second wiring structure overlying the switching element, the second wiring structure comprising at least a second silver material and having a first portion in the via and being in electrical contact with at least a second the portion of the switching element, and a second portion elongated in shape and spatially configured to extend in a second direction orthogonal to the first direction. 2. The method of claim 1 further comprising depositing a first lining material overlying the first opening structure, the first lining material is selected from a group consisting of: titanium, titanium nitride, tantalum nitride, or tungsten nitride, and a combination thereof. 3. The method of claim 1 further comprising depositing a first adhesion material overlying the first wiring material, the first adhesion material selected from a group consisting of: titanium, titanium nitride, tantalum nitride, or tungsten nitride, and a combination thereof. 4. The method of claim 2 wherein the first lining material further comprises a dielectric diffusion barrier material; and wherein the dielectric diffusion barrier material comprises a silicon carbide material. 5. The method of claim 2 wherein the first structure comprises a switching region, the switching region comprises the amorphous silicon material. 6. The method of claim 2 further comprising forming a dielectric spacer structure overlying within the via. 7. The method of claim 1 wherein the first silver material is deposited using a physical vapor deposition process or an electrochemical deposition method including electroplating and electroless deposition or a damascene process, and any combination of these. 8. The method of claim 1 wherein the semiconductor substrate is a material selected from a group consisting of: single crystal silicon wafer, silicon on insulator substrate, silicon germanium, or a combination. 9. The method of claim 1 wherein the first thickness of dielectric material is selected from a group consisting of: silicon oxide, silicon nitride, a high K dielectric, a low K dielectric, a multilayer dielectric stack, or a combination. 10. The method of claim 1 wherein the second silver material forms a silver region in a portion of the switching element upon application of a forming voltage greater than a threshold voltage. 11. The method of claim 1 further comprising forming a contact material interposed between the switching material and the first wiring material, wherein the contact material comprises a p+ polysilicon material, wherein the p+ polysilicon material is configured to reduce a defect density at an interface region between the p+ polysilicon material and the first wiring material. 12. A non-volatile memory device structure, comprising: a semiconductor substrate comprising a surface region;a first dielectric material overlying the surface region of the semiconductor substrate;a bottom wiring structure comprising at least a first silver material overlying the first dielectric material, the bottom wiring structure being configured to spatially extend in a first direction;a contact material comprising a p+ polysilicon material overlying the bottom wiring structure;a switching material comprising an amorphous silicon material overlying the contact material; anda top wiring structure comprising at least a second silver material overlying the switching material, the top wiring structure comprising a first portion of the second silver material disposed in a via structure in direct contact with the switching material and a second portion configured to spatially extend in a second direction orthogonal to the first direction. 13. The device of claim 12 wherein the semiconductor substrate is a material selected from a group consisting of: single crystal silicon, silicon germanium, or silicon on insulator (SOI). 14. The device of claim 12 wherein the switching material forms a switching region in an intersecting region of at least a portion of the top wiring structure and at least a portion of the bottom wiring structure. 15. The device of claim 12 wherein the second silver material forms a silver region in a portion of the amorphous silicon material upon application of a threshold voltage greater than a forming voltage. 16. The device of claim 12 wherein the via structure comprises a via opening comprising a dielectric sidewall structure. 17. A memory device; comprising a semiconductor substrate having a surface region;a first dielectric material overlying the semiconductor substrate;a first crossbar array of memory cells, comprising a first bottom wiring structure comprising a first silver material spatially extending in a first direction, a first top wiring structure comprising a second silver material spatially extending in a second direction orthogonal to the first direction, and a first switching region comprising an amorphous silicon material disposed between the first wiring structure and the second wiring structure;a second dielectric material overlying the first crossbar array of memory cells; anda second crossbar array of memory cells overlying the second dielectric material, the second crossbar array of memory cells comprising a second bottom wiring structure comprising a third silver material spatially extending in the first direction; a second top wiring structure comprising a fourth silver material spatially extending in the second direction, and a second switching region disposed between the second bottom wiring structure and the second top wiring structure. 18. The device of claim 17 wherein the first top wiring structure comprises a first portion having a first portion and a second portion, the first portion is disposed in a via structure overlying the first switching region, the second portion is elongated in shape and spatially configured to extend in the second direction. 19. The device of claim 17 wherein the second top wiring structure comprises a first portion having a first portion and a second portion, the first portion is disposed in a via structure overlying the second switching region, the second portion is elongated in shape and spatially configured to extend in the second direction. 20. The device of claim 17 further comprising a third dielectric material overlying the second crossbar array of memory cells and a third crossbar array of memory cells overlying the third dielectric material. 21. The device of claim 17 further comprising an Nth dielectric material overlying the (N−1)th crossbar array of memory cells and an Nth crossbar array of memory cells overlying the Nth dielectric material, where N is an integer ranging from 1 to 8.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.