A negative level shifter includes a voltage selection unit and at least one voltage level conversion unit. The voltage selection unit may apply a first voltage to a first node and a second voltage to a second node if the control signal CON is the first value and apply a third voltage to the first no
A negative level shifter includes a voltage selection unit and at least one voltage level conversion unit. The voltage selection unit may apply a first voltage to a first node and a second voltage to a second node if the control signal CON is the first value and apply a third voltage to the first node and a fourth voltage to the second node if the control signal CON is the second value. The at least one voltage level conversion unit may be connected to the first node and the second node and convert a voltage level of an input signal by using a voltage of the first node and a voltage of the second node.
대표청구항▼
1. A negative level shifter comprising: a voltage selection unit configured to apply one of (1) a first voltage to a first node and a second voltage to a second node and (2) a third voltage to the first node and a fourth voltage to the second node, in response to a control signal; andat least one vo
1. A negative level shifter comprising: a voltage selection unit configured to apply one of (1) a first voltage to a first node and a second voltage to a second node and (2) a third voltage to the first node and a fourth voltage to the second node, in response to a control signal; andat least one voltage level conversion unit connected to the first node and the second node and configured to convert a voltage of an input signal based on a voltage of the first node and a voltage of the second node, wherein the at least one voltage level conversion unit includes, a first voltage level control unit configured to connect the first node with a third node and the second node with the third node in response to the input signal and a voltage of a fourth node,a second voltage level control unit configured to connect the first node with the fourth node and the second node with the fourth node in response to an inverted input signal and a voltage of the third node, anda latch unit configured to connect the third node or the fourth node to the first node if the control signal is changed from a first value to a second value. 2. The negative level shifter of claim 1, wherein the first voltage is a power supply voltage, the third voltage is a ground voltage, the second voltage is less than the third voltage, and the fourth voltage is less than the second voltage. 3. The negative level shifter of claim 1, wherein the voltage selection unit comprises: a first switch configured to connect a first voltage source to the first node in response to the control signal being a first value;a second switch configured to connect a second voltage source to the second node in response to the control signal being a first value;a third switch configured to connect a third voltage source to the first node in response to the control signal being a second value; anda fourth switch configured to connect a fourth voltage source to the second node in response to the control signal being a second value. 4. The negative level shifter of claim 1, wherein the at least one voltage level conversion unit further comprises: a first inverter configured to invert the voltage of the third node based on the voltage of the second node and the second voltage, and output the inverted voltage of the third node as a first output signal; anda second inverter configured to invert the voltage of the fourth node based on the voltage of the second node and the second voltage, and output the inverted voltage of the fourth node as a second output signal. 5. The negative level shifter of claim 4, wherein the latch unit comprises: a first latch transistor including a gate configured to receive the second output signal, a first terminal connected to the first node, and a second terminal connected to the third node; anda second latch transistor including a gate configured to receive the first output signal, a first terminal connected to the first node, and a second terminal connected to the fourth node. 6. The negative level shifter of claim 4, wherein the latch unit comprises: a first latch and second latch transistors including gates configured to receive the third voltage and first terminals connected to the first node;a third latch transistor including a gate configured to receive the second voltage, a first terminal connected to a second terminal of the first latch transistor, and a second terminal configured to output the first output signal based on the second voltage;a fourth latch transistor including a gate configured to receive the second voltage, a first terminal connected to a second terminal of the second latch transistor, and a second terminal configured to output the second output signal based on the second voltage;a fifth latch transistor including a gate connected to the second terminal of the first latch transistor, a first terminal connected to the first node, and a second terminal connected to the third node; anda sixth latch transistor including a gate connected to the second terminal of the second latch transistor, a first terminal connected to the first node, and a second terminal connected to the fourth node. 7. The negative level shifter of claim 1, wherein the first voltage level control unit is configured to connect the first node to the third node if the input signal is in a first logic state, and connect the second node to the third node if the input signal is in a second logic state. 8. The negative level shifter of claim 1, wherein the latch unit is configured to connect the first node to the third node if the input signal is in the first logic state and a voltage applied to the first node is changed from the first voltage to the third voltage. 9. The negative level shifter of claim 1, wherein the first voltage level control unit comprises: a first transistor including a gate configured to receive the input signal, a first terminal connected to the first node, and a second terminal connected to the third node;a second transistor including a gate and a first terminal connected to the third node; anda third transistor including a gate connected to the fourth node, a first terminal connected to a second terminal of the second transistor, and a second terminal connected to the second node. 10. The negative level shifter of claim 1, wherein the second voltage level control unit is configured to connect the second node to the fourth node if the input signal is in a first logic state, and connect the first node to the fourth node if the input signal is in a second logic state. 11. The negative level shifter of claim 1, wherein the latch unit is configured to connect the first node to the fourth node if the input signal is in the second logic state and a voltage applied to the first node is changed from the first voltage to the third voltage. 12. The negative level shifter of claim 1, wherein the second voltage level control unit comprises: a first transistor including a gate configured to receive the inverted input signal, a first terminal connected to the first node, and a second terminal connected to the fourth node;a second transistor including a gate and a first terminal connected to the fourth node; anda third transistor including a gate connected to the third node, a first terminal connected to a second terminal of the second transistor, and a second terminal connected to the second node. 13. A display device comprising: a panel including a plurality of pixel regions;a source driver configured to drive source lines of the panel, the source driver including a negative level shifter, the negative level shifter including, a voltage selection unit configured to apply a first voltage to a first node and a second voltage to a second node in response to a first control signal being a first value and to apply a third voltage to the first node and a fourth voltage to the second node in response to a second control signal being a second value, andat least one voltage level conversion unit which is connected to the first node and the second node and configured to convert a voltage level of an input signal by using a voltage of the first node and a voltage of the second node; anda controller configured to control the source driver, wherein the at least one voltage level conversion unit includes, a first voltage level control unit configured to connect the first node with a third node and the second node with the third node in response to the input signal and a voltage of a fourth node,a second voltage level control unit configured to connect the first node with the fourth node and the second node with the fourth node in response to an inverted input signal and a voltage of the third node, anda latch unit configured to connect the third node or the fourth node to the first node if the control signal is changed from the first value to the second value. 14. The display device of claim 13, wherein the first voltage is a power supply voltage, the third voltage is a ground voltage, the second voltage is less than the third voltage, and the fourth voltage is less than the second voltage. 15. A system comprising: a negative level shifter configured to shift a voltage level of an applied voltage and output a signal corresponding to the shift; anda memory device configured to receive the signal output from the negative level shifter,the negative level shifter including, a voltage selection unit configured to apply a first voltage to a first node and a second voltage to a second node in response to a first control signal being a first value and to apply a third voltage to the first node and a fourth voltage to the second node in response to a second control signal being a second value, andat least one voltage level conversion unit which is connected to the first node and the second node and is configured to convert a voltage level of an input signal by using a voltage of the first node and a voltage of the second node, wherein the at least one voltage level conversion unit includes, a first voltage level control unit configured to connect the first node with a third node and the second node with the third node in response to the input signal and a voltage of a fourth node,a second voltage level control unit configured to connect the first node with the fourth node and the second node with the fourth node in response to at inverted input signal and a voltage of the third node, anda latch unit configured to connect the third node or the fourth node to the first node if the control signal is changed from the first value to the second value. 16. The system of claim 15, wherein the first voltage is a power supply voltage, the third voltage is a ground voltage, the second voltage is less than the third voltage, and the fourth voltage is less than the second voltage.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (4)
Hwang Sang-joon,KRX ; Kang Kyung-woo,KRX, Input buffers and controlling methods for integrated circuit memory devices that operate with low voltage transistor-transistor logic (LVTTL) and with stub series terminated transceiver logic (SSTL).
Ghilardelli Andrea,ITX ; Ghezzi Stefano,ITX ; Commodaro Stefano,ITX ; Maccarrone Marco,ITX, Switching circuit having an output voltage varying between a reference voltage and a negative voltage.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.