Implementing enhanced power supply distribution and decoupling utilizing TSV exclusion zone
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-021/44
H01L-023/48
H01L-023/528
H01L-021/768
출원번호
US-0705652
(2012-12-05)
등록번호
US-8895436
(2014-11-25)
발명자
/ 주소
Erickson, Karl R.
Paone, Phil C.
Paulsen, David P.
Sheets, II, John E.
Uhlmann, Gregory J.
Williams, Kelly L.
출원인 / 주소
International Business Machines Corporation
대리인 / 주소
Pennington, Joan
인용정보
피인용 횟수 :
0인용 특허 :
2
초록▼
Methods and structures implement enhanced power supply distribution and decoupling utilizing Through-Silicon-Via (TSV) exclusion zone areas for contacting one or more metal wiring layers on a semiconductor chip. A first wiring level in the TSV exclusion zone area includes a first wiring shape having
Methods and structures implement enhanced power supply distribution and decoupling utilizing Through-Silicon-Via (TSV) exclusion zone areas for contacting one or more metal wiring layers on a semiconductor chip. A first wiring level in the TSV exclusion zone area includes a first wiring shape having a first hole of a first diameter. A dielectric includes second hole of a second diameter larger than the first diameter is provided above the first wiring level concentric with the first hole. A via hole extends through the first and second holes and an etch is performed to expose a top surface portion of the first wiring shape. A thin oxide is grown over the entire bore of the hole; an anisotropic etch is provided to remove horizontal portions of the thin oxide, exposing wiring shapes. The via hole is filled with a selected material to make TSV electrical connection to the exposed wiring shape.
대표청구항▼
1. A method for implementing enhanced power supply distribution and decoupling utilizing Through-Silicon-Via (TSV) exclusion zone areas includes a method of contacting one or more metal wiring layers on a semiconductor chip comprising: providing a first wiring level in the TSV exclusion zone area ha
1. A method for implementing enhanced power supply distribution and decoupling utilizing Through-Silicon-Via (TSV) exclusion zone areas includes a method of contacting one or more metal wiring layers on a semiconductor chip comprising: providing a first wiring level in the TSV exclusion zone area having a first wiring shape having a hole of a first diameter;providing a second hole in a dielectric above the first wiring level having a second diameter, the second hole being concentric with the first hole, and the second diameter being larger than the first diameter;etching a via hole passing through the first and second holes;performing an anisotropic oxide etch to expose a top surface portion of the first wiring shape and a top surface portion of the second wiring shape;growing a thin oxide over the via hole;performing an anisotropic etch to remove horizontal portions of the thin oxide, exposing wiring shapes;filling the via hole with a conducting material to make electrical connection to the exposed wiring shapes; said conducting material filled via electrically connected to a selected one of voltage supply rail VDD and voltage supply rail ground GND potential; andselectively encircling the filled via hole with wire loops connected to a selected one of voltage supply rail VDD and voltage supply rail ground GND potential based upon power attributes of the filled via hole. 2. The method as recited in claim 1, includes providing a second wiring level above the first wiring level having a second wiring shape including said second hole of said second diameter. 3. The method as recited in claim 1, includes providing the exposed wiring shapes with a voltage supply rail VDD connection. 4. The method as recited in claim 1, includes providing the exposed wiring shapes with a voltage supply rail ground GND potential connection. 5. The method as recited in claim 1, wherein selectively encircling the filled via hole with wire loops connected to a selected one of voltage supply rail VDD and voltage supply rail ground GND potential based upon power attributes of the filled via hole includes selectively encircling the filled via hole connected to voltage supply rail VDD with wire loops of voltage supply rail ground GND potential, providing increased decoupling capacitance. 6. The method as recited in claim 1, wherein selectively encircling the filled via hole with wire loops connected to a selected one of voltage supply rail VDD and voltage supply rail ground GND potential based upon power attributes of the filled via hole includes selectively encircling the filled via hole connected to voltage supply rail ground GND potential with wire loops of voltage supply rail VDD voltage, providing increased decoupling capacitance. 7. The method as recited in claim 1, includes providing a dielectric material between adjacent metal layers. 8. The method as recited in claim 1, wherein etching a via hole passing through the first and second holes includes masking a Through-Silicon-Via (TSV) region and etching said Through-Silicon-Via (TSV). 9. The method as recited in claim 1, wherein filling the via hole with said conducting material to make electrical connection to the exposed wiring shapes includes filling the via hole with a selected electrically conductive material selected from a group including titanium, copper, tungsten, aluminum, and Al (Cu). 10. A structure for implementing enhanced power supply distribution and decoupling utilizing Through-Silicon-Via (TSV) exclusion zone areas on a semiconductor chip comprising: a substrate;a plurality of metal layers disposed on said substrate;a dielectric layer disposed between adjacent ones of said plurality of said metal layers;at least one of said plurality of said metal layers having a first wiring shape having a hole of a first diameter;a second hole in a dielectric above the first wiring level having a second diameter, the second hole being concentric with the first hole, and the second diameter being larger than the first diameter;a conductive via fill extending through said substrate, said plurality of metal layers, and said dielectric layer disposed between adjacent ones of said plurality of said metal layers; said conductive via fill having approximately said first diameter below said dielectric and said conductive via fill having approximately said second diameter proximate said dielectric layer making electrical connection to said first wiring shape; said conductive via fill electrically connected to a selected one of voltage supply rail VDD and voltage supply rail ground GND potential; andwire loops selectively encircling said conductive via fill and connected to a selected one of voltage supply rail VDD and voltage supply rail ground GND potential based upon power attributes of said conductive via fill. 11. The structure as recited in claim 10, wherein said conductive via fill includes an electrically conductive material selected from a group including titanium, copper, tungsten, aluminum, and Al (Cu). 12. The structure as recited in claim 10, wherein said first wiring shape includes a voltage supply rail VDD connection. 13. The structure as recited in claim 10, wherein said first wiring shape includes a voltage supply rail GND potential connection. 14. The structure as recited in claim 10, includes said wire loops of voltage supply rail ground GND potential selectively encircling said conductive via fill connected to voltage supply rail VDD, providing increased decoupling capacitance. 15. The structure as recited in claim 10, includes said wire loops of voltage supply rail ground VDD potential selectively encircling said conductive via fill connected to voltage supply rail VDD potential, providing increased VDD connection area. 16. The structure as recited in claim 10, includes multiple wiring shapes provided with a respective metal level arranged for making electrical connection to said conductive via fill. 17. The structure as recited in claim 10, wherein said conductive via fill includes an electrical connection to an upper one of said plurality of said metal layers. 18. The structure as recited in claim 10, includes a thin oxide layer extending between a sidewall of said conductive via fill, and said substrate and said plurality of metal layers.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (2)
Nguyen Tue ; Hsu Sheng Teng, Low resistance contact between integrated circuit metal levels and method for same.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.