An inrush current protection circuit for charging a load to a target voltage, in which the inrush current protection circuit includes a first charging circuit and a second charging circuit. The first charging circuit charges a load to a first stage voltage, and there is a voltage difference existing
An inrush current protection circuit for charging a load to a target voltage, in which the inrush current protection circuit includes a first charging circuit and a second charging circuit. The first charging circuit charges a load to a first stage voltage, and there is a voltage difference existing between the target voltage and the first stage voltage. The second charging circuit charges the load form the first stage voltage to the target voltage, in which the first charge circuit charges slower than the second charging circuit.
대표청구항▼
1. An inrush current protection circuit for charging a load to a target voltage, the inrush current protection circuit comprising: a first charging circuit for charging the load to a first stage voltage, wherein there is a voltage difference existing between the target voltage and the first stage vo
1. An inrush current protection circuit for charging a load to a target voltage, the inrush current protection circuit comprising: a first charging circuit for charging the load to a first stage voltage, wherein there is a voltage difference existing between the target voltage and the first stage voltage, wherein the first charging circuit further comprises:a reference voltage source for providing a reference voltage; anda time control resistor receiving the reference voltage to generate a reference current for charging the load to the first stage voltage; anda second charging circuit for charging the load from the first stage voltage to the target voltage, wherein the second charging circuit further comprises an input voltage source for providing the target voltage, the input voltage source charges the load to the target voltage, wherein the input voltage source is different from the reference voltage source,wherein the first charge circuit charges slower than the second charging circuit. 2. The inrush current protection circuit as claimed in claim 1, further comprising a charging time controller electrically connected to the first charging circuit and the second charging circuit, wherein the charging time controller controls a charging sequence of the first charging circuit and the second charging circuit to charge the load. 3. The inrush current protection circuit as claimed in claim 2, wherein the charging time controller makes the first charging circuit charge the load before the second charging circuit charge the load. 4. The inrush current protection circuit as claimed in claim 1, wherein the first charging circuit comprises: a first current mirror for providing the reference current onto the load to charge the load;a first switch electrically connected to the first current mirror, wherein the first switch is turned on for passing the reference current to the first current mirror; anda second switch electrically connected between the first current mirror and the load, wherein the second switch is turned on for passing the provided reference current to the load to charge the load. 5. The inrush current protection circuit as claimed in claim 4, wherein the first switch and the second switch are turned on at the same time interval. 6. The inrush current protection circuit as claimed in claim 1, wherein the resistance of the time control resistor effects a charge time for charging the load. 7. The inrush current protection circuit as claimed in claim 4, wherein the second charging circuit comprises: a third switch electrically connected between the load and an input voltage source, wherein the third switch charges a terminal voltage of the load to an input voltage given by the input voltage source; anda first resistor electrically connected between the input voltage source and the third switch for reducing the input voltage and passing the reduced input voltage to the third switch. 8. The inrush current protection circuit as claimed in claim 7, wherein the second charging circuit further comprises: a fourth switch electrically connected to the third switch, the first resistor, and the input voltage source, wherein the fourth switch charges the terminal voltage of the load to the input voltage given by the input voltage source; anda second resistor electrically connected between the input voltage source and the fourth switch for reducing the input voltage and passing the reduced input voltage to the fourth switch. 9. The inrush current protection circuit as claimed in claim 8, wherein the second charging circuit further comprises a second current mirror electrically connected to the second resistor for providing a constant current to the second resistor. 10. The inrush current protection circuit as claimed in claim 8, wherein the third switch and the fourth switch are turned on at the same time interval. 11. The inrush current protection circuit as claimed in claim 8, wherein the first switch, the second switch, the third switch, and the fourth switch are power MOS transistors. 12. The inrush current protection circuit as claimed in claim 8, wherein the first switch, the second switch, the third switch, and the fourth switch are PMOS transistors. 13. The inrush current protection circuit as claimed in claim 12, wherein gate source junctions of the third switch and the fourth switch endure less voltage drops than drain source junctions of the third switch and the fourth switch. 14. The inrush current protection circuit as claimed in claim 12, wherein the size of the third switch and the fourth switch are greater than the size of the first switch and the second switch.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (17)
Duryea, Timothy P., Clamp for controlling current discharge.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.