[미국특허]
Bandgap reference circuit with startup circuit and method of operation
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
G05F-003/30
출원번호
US-0605662
(2012-09-06)
등록번호
US-9110486
(2015-08-18)
발명자
/ 주소
Siegel, Joshua
Mai, Khoi B.
출원인 / 주소
FREESCALE SEMICONDUCTOR, INC.
대리인 / 주소
Chiu, Joanna G.
인용정보
피인용 횟수 :
1인용 특허 :
15
초록▼
A band gap reference circuit including a band gap reference generator having an output for providing a reference voltage and a startup circuit for controlling current provided to the band gap reference generator when activated. The startup circuit includes a turnoff circuit having an output to deact
A band gap reference circuit including a band gap reference generator having an output for providing a reference voltage and a startup circuit for controlling current provided to the band gap reference generator when activated. The startup circuit includes a turnoff circuit having an output to deactivate the startup circuit to not control current to the band gap reference generator based on a voltage of the output of the band gap reference generator. The turnoff circuit includes an inverter having a first transistor of a first conductivity type in series with a second transistor of a second conductivity type opposite the first conductivity type. The startup circuit includes a body bias circuit connected to a body of the first transistor to provide a voltage differential between the body of the first transistor and a source terminal of the first transistor.
대표청구항▼
1. A band gap reference circuit comprising: a band gap reference generator including an output for providing a reference voltage;a startup circuit for controlling current provided to the band gap reference generator when activated, wherein the startup circuit includes: a turnoff circuit having an ou
1. A band gap reference circuit comprising: a band gap reference generator including an output for providing a reference voltage;a startup circuit for controlling current provided to the band gap reference generator when activated, wherein the startup circuit includes: a turnoff circuit having an output to deactivate the startup circuit to not control current to the band gap reference generator based on a voltage of the output of the band gap reference generator, the turnoff circuit including an inverter coupled to a power supply voltage terminal and having a first transistor of a first conductivity type in series with a second transistor of a second conductivity type opposite the first conductivity type, and a second inverter coupled in series with the inverter, the second inverter coupled to the power supply voltage terminal and having a first transistor of the second conductivity type in series with a second transistor of the first conductivity typea body bias circuit connected to a body of the first transistor of the inverter to provide a voltage differential between the body of the first transistor of the inverter and a source terminal of the first transistor of the inverter which tracks the power supply voltage, wherein a body of the second transistor of the inverter is connected to a source of the second transistor of the inverter; anda second body bias circuit connected to a body of the first transistor of the second inverter to provide a voltage differential between the body and a source terminal of the first transistor of the second inverter which tracks the power supply voltage, wherein a body and a source terminal of the second transistor of the second inventor are connected. 2. The circuit of claim 1 wherein: the first transistor of the inverter is an N-channel transistor having its source coupled to a ground terminal, wherein the body bias circuit is configured to bias the body of the first transistor of the inverter to be higher than ground during a startup operation of the band gap reference circuit; andthe first transistor of the second inverter is a P-channel transistor having its source coupled to the power supply voltage terminal, wherein the second body bias circuit is configured to bias the body of the first transistor of the second inverter to be lower than the power supply voltage terminal during the startup operation of the band gap reference circuit. 3. The circuit of claim 1 wherein: the first transistor of the inverter is a P-channel transistor having its source coupled to the power supply voltage terminal, wherein the body bias circuit is configured to bias the body of the first transistor of the inverter to be lower than the power supply voltage terminal during a startup operation of the band gap reference circuit; andthe first transistor of the second inverter is an N-channel transistor having its source coupled to a ground terminal, wherein the body bias circuit is configured to bias the body of the first transistor of the second inverter to be higher than ground urinq the startup operation of the band gap reference circuit. 4. The circuit of claim 1 wherein the body bias circuit biases the body of the first transistor of the inverter to be different in voltage than a body of the second transistor of the inverter. 5. The circuit of claim 1 wherein the body bias circuit includes a voltage divider coupled between the power supply voltage terminal and a ground terminal, the voltage divider includes a divided voltage node coupled to the body of the first transistor of the inverter. 6. The circuit of claim 5 wherein the voltage divider includes a diode coupled between the divided voltage node and one of the power supply terminal and ground terminal. 7. The circuit of claim 5, wherein the second body bias circuit includes a second voltage divider coupled between the power supply voltage terminal and the ground terminal, the second voltage divider includes a divided voltage no de coupled to the body of the first transistor of the second inverter. 8. The circuit of claim 1 wherein the first transistor and the second transistor of the inverter are coupled in series between the power supply terminal and a ground terminal, wherein the body bias circuit is configured to bias the body of the first transistor of the inverter to be in a range of 10-90% of a voltage of the power supply terminal. 9. The circuit of claim 1 wherein the first transistor and the second transistor of the inverter are coupled in series between the power supply terminal and a ground terminal, wherein the body bias circuit is configured to bias the body of the first transistor of the inverter to be in a range of 10-50% of the voltage of the power supply terminal. 10. The circuit of claim 1 wherein the turnoff circuit includes a third inverter connected in series with the inverter and the second inverter, wherein an output of a last of the inverter, the second inverter, and the third inverter connected in the series is connected to the output of the turnoff circuit. 11. The circuit of claim 10 wherein the startup circuit further includes a third body bias circuit connected to a body of a third transistor of the third inverter to provide a voltage differential between the body of the third transistor and a source terminal of the third transistor. 12. The circuit of claim 1 wherein the first transistor of the inverter is a P-channel transistor having a source coupled to the power supply voltage terminal and the second transistor of the second inverter is a P-channel transistor having a source terminal coupled to the power supply voltage terminal. 13. The circuit of claim 1 wherein the first transistor of the inverter is an N-channel transistor having a source coupled to a second power supply voltage terminal that is less than the first power supply voltage terminal and the second transistor of the inverter is an N-channel transistor having a source terminal coupled to the second power supply voltage terminal. 14. The circuit of claim 1 wherein: the startup circuit, when activated, controls current provided to the band gap reference generator from a power supply terminal;the startup circuit is configured for the band gap reference circuit to be operable over a range of power supply terminal voltages of the power supply terminal; andfor each power supply terminal voltage within the range of power supply terminal voltages, the band gap reference generator is configured to provide at its output a stable reference voltage at a first voltage and at a second voltage greater than the first voltage, wherein the body bias circuit is configured to bias the body of the first transistor and the second body bias circuit is configured to bias the body of the first transistor such that the startup circuit remains activated during a startup of the band gap reference circuit as the voltage of the output of the band gap reference generator rises through the first voltage and the start up circuit deactivates after the voltage of the output of the band gap reference generator is greater than the first voltage and remains deactivated as the voltage of the output reaches the second voltage. 15. The circuit of claim 14 wherein a higher voltage of the range is 25 percent greater than a lower voltage of the range. 16. A method of operating a band gap reference circuit comprising: starting up the band gap reference circuit by providing current from a power supply to the band gap reference circuit, wherein during a first portion of the starting up, a startup circuit of the band gap reference circuit controls current from the power supply and an output of a band gap reference generator of the band gap reference circuit provides a voltage at its output, wherein the startup circuit includes a first inverter having a first transistor of a first conductivity type in series with a second transistor of a second conductivity type and a second inverter coupled in series with the first inverter and having a first transistor of the second conductivity type coupled in series with a second transistor of the first conductivity type, the first and second conductivity types being opposite conductivity types;wherein the startup circuit does not control the current provided from the power supply after the voltage of the output rises above a first level during the starting up;during the starting up, providing a voltage differential between a body of the first transistor of the inverter of the startup circuit and a source terminal of the first transistor of the inverter which tracks the power supply and providing a voltage differential between a body of the first transistor of the second inverter and a source terminal of the first transistor of the second inverter which tracks the power supply, wherein the second inverter has an output used to deactivate the startup circuit from controlling the current from the power supply, and wherein a body of a second transistor of the inverter is connected to a source terminal of the second transistor of the inverter, and a body of the second transistor of the second inverter is connected to a source terminal of the second transistor of the second inverter; andafter the starting up, proving a reference voltage at the output. 17. The method of claim 16 wherein the first transistor of the inverter is an N-channel transistor, and the first transistor of the second inverter is a P-channel transistor having a source terminal coupled to receive a voltage of the power supply. 18. The method of claim 16 wherein wherein the first transistor of the inverter is a P-channel transistor having a source terminal coupled to receive a voltage of the power supply and the first transistor of the second inverter is an N-channel transistor. 19. The method of claim 17 wherein during the starting up, the body of the first transistor of the inverter is biased to be in a range of 10-50% of a voltage of the power supply. 20. The method of claim 16 wherein the startup circuit includes a third inverter, wherein the inverter, the second inverter, and the third inverter are connected in series, wherein an input of an inverter located at the front of the series is coupled to the output of the band gap reference circuit.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (15)
Williams Richard K. (Cupertino CA), Bidirectional current blocking MOSFET for battery disconnect switching.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.