Method for manufacturing semiconductor device and device manufactured using the same
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-021/311
H01L-023/528
H01L-023/532
H01L-021/768
H01L-021/3213
H01L-021/321
출원번호
US-0279602
(2014-05-16)
등록번호
US-9230912
(2016-01-05)
발명자
/ 주소
Hsu, Hsin-Kuo
Hsu, Li-Chieh
Chen, Hsiang-Hao
Hsueh, Chung-Wei
출원인 / 주소
UNITED MICROELECTRONICS CORP.
대리인 / 주소
WAPT, PC
인용정보
피인용 횟수 :
0인용 특허 :
5
초록▼
A method for manufacturing a semiconductor device and a device manufactured using the same are provided. According to the embodiment, substrate with a dielectric layer formed thereon is provided. Plural trenches are defined in the dielectric layer, and the trenches are isolated by the dielectric lay
A method for manufacturing a semiconductor device and a device manufactured using the same are provided. According to the embodiment, substrate with a dielectric layer formed thereon is provided. Plural trenches are defined in the dielectric layer, and the trenches are isolated by the dielectric layer. A first barrier layer is formed in the trenches as barrier liners of the trenches, followed by filling the trenches with a conductor. Then, the conductor in the trenches is partially removed to form a plurality of recesses, wherein remained conductor has a flat surface. Next, a second barrier layer is formed in the recesses as barrier caps of the trenches.
대표청구항▼
1. A method for manufacturing a semiconductor device, comprising: providing a substrate and a dielectric layer formed on the substrate;defining a plurality of trenches in the dielectric layer, and the plurality of trenches being isolated by the dielectric layer;forming a first barrier layer in the p
1. A method for manufacturing a semiconductor device, comprising: providing a substrate and a dielectric layer formed on the substrate;defining a plurality of trenches in the dielectric layer, and the plurality of trenches being isolated by the dielectric layer;forming a first barrier layer in the plurality of trenches as barrier liners of the Plurality of trenches;filling the plurality of trenches with a conductor;partially removing the conductor in the plurality of trenches to form a plurality of recesses, wherein remained conductor has a flat surface and said flat surface of the remained conductor has a surface roughness no more than 20Å; andforming a second barrier layer in the plurality of recesses as barrier caps of the plurality of trenches. 2. The method according to claim 1, wherein the conductor in the conductor in the plurality of trenches is partially removed by applying a chemical buff comprising tetramethylammonium hydroxide, and an amino alcohol or a derivative of amino alcohol. 3. The method according to claim 2, wherein the plurality of trenches with the conductor are subjected to the chemical buff under a pressure no more than 5 psi. 4. The method according to claim 1, wherein a top surface of the remained conductor is parallel to a top surface of the second barrier layer. 5. The method according to claim 1, wherein said flat surface of the remained conductor is lower than a top surface of the dielectric layer and a top surface of the first barrier layer. 6. The method according to claim 5, wherein the remained conductor in each of the plurality of trenches is capped by the second barrier layer, and the top surface of the first barrier layer is substantially aligned with a top surface of the second barrier layer. 7. The method according to claim 5, wherein the remained conductor in each of the plurality of trenches is enclosed by the first barrier layer and the second barrier layer. 8. The method according to claim 1, wherein a depth of the plurality of recesses is in a range of about 10Ř200Å. 9. The method according to claim 1, wherein a depth of the plurality of recesses is in a range of about 20Ř100Å. 10. The method according to claim 1, wherein step of forming the second barrier in the plurality of recesses comprises: capping the second barrier layer on the plurality of trenches and the dielectric layer; andpolishing the second barrier layer until reaching a top surface of the dielectric layer. 11. The method according to claim 1, wherein the first and the second barrier layers comprise the same material. 12. The method according to claim 1, wherein the dielectric layer comprises an ultra-low k dielectric material. 13. A semiconductor device, comprising: a dielectric layer formed on a substrate; anda plurality of conductive lines formed in the dielectric layer, and the plurality of conductive lines isolated by the dielectric layer, one of the plurality of conductive lines comprising: a trench formed in the dielectric layer;a first barrier layer formed in the trench as a barrier liner of the trench;a conductor having a flat top surface, and the trench being partially filled with the conductor to form a recess, wherein the flat top surface of the conductor has a surface roughness no more than 20Å; anda second barrier layer formed in the recess as a barrier cap on the conductor. 14. The semiconductor device according to claim 13, wherein the flat top surface of the conductor is parallel to a top surface of the second barrier layer. 15. The semiconductor device according to claim 13, wherein the flat top surface of the conductor is lower than a top surface of the dielectric layer and a top surface of the first barrier layer. 16. The semiconductor device according to claim 15, wherein the top surface of the first barrier layer is substantially aligned with a top surface of the second barrier layer. 17. The semiconductor device according to claim 15, wherein the conductor in the trench is enclosed by the first barrier layer and the second barrier layer. 18. The semiconductor device according to claim 13, wherein a depth of the plurality of recesses is in a range of about 10Ř200Å. 19. The semiconductor device according to claim 13, wherein a depth of the plurality of recesses is in a range of about 20Ř100Å. 20. The semiconductor device according to claim 13, wherein the first and the second barrier layers comprise the same material. 21. The semiconductor device according to claim 13, wherein the dielectric layer comprises an ultra-low k dielectric material.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (5)
Nopper, Markus; Preusse, Axel; Seidel, Robert, Metal cap layer of increased electrode potential for copper-based metal regions in semiconductor devices.
Mayer, Steven T.; Rea, Mark L.; Hill, Richard S.; Kepten, Avishai; Stowell, R. Marshall; Webb, Eric G., Topography reduction and control by selective accelerator removal.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.