Printed board, printed board unit, and method of manufacturing printed board
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H05K-001/11
H05K-003/40
H05K-001/02
출원번호
US-0108535
(2013-12-17)
등록번호
US-9307642
(2016-04-05)
우선권정보
JP-2013-055734 (2013-03-18)
발명자
/ 주소
Tokuda, Kazuhiko
출원인 / 주소
FUJITSU LIMITED
대리인 / 주소
Squire Patton Boggs (US) LLP
인용정보
피인용 횟수 :
1인용 특허 :
4
초록▼
A printed-board includes a first conductor-layer, a second conductor-layer provided to a layer different from the first conductor-layer, an insulation-layer provided between the first conductor-layer and the second conductor-layer, a plurality of through-holes that pass through the first conductor-l
A printed-board includes a first conductor-layer, a second conductor-layer provided to a layer different from the first conductor-layer, an insulation-layer provided between the first conductor-layer and the second conductor-layer, a plurality of through-holes that pass through the first conductor-layer, the second conductor-layer, and the insulation-layer, and a plurality of vias that are formed in the plurality of through-holes, respectively, and couple the first conductor-layer and the second conductor-layer, each of the plurality of vias including a conductor portion that occupies part of an internal space of the through-hole, and a non-conductor portion that occupies remaining part of the internal space, wherein in a given pair of vias adjacent to each other, the conductor portion of one of the pair of vias is arranged so as to face the non-conductor portion of another one of the pair of vias.
대표청구항▼
1. A printed board comprising: a first conductor layer; a second conductor layer provided to a layer different from the first conductor layer;an insulation layer provided between the first conductor layer and the second conductor layer;a plurality of through holes that pass through the first conduct
1. A printed board comprising: a first conductor layer; a second conductor layer provided to a layer different from the first conductor layer;an insulation layer provided between the first conductor layer and the second conductor layer;a plurality of through holes that pass through the first conductor layer, the second conductor layer, and the insulation layer; anda plurality of vias that are formed in the plurality of through holes, respectively, and couple the first conductor layer and the second conductor layer, each of the plurality of vias including a conductor portion that occupies part of an internal space of the through hole, and a non-conductor portion that occupies remaining part of the internal space,wherein the conductor portion has a spiral shape;wherein the spiral shape of the conductor portion is formed by twisting a core material with a core width corresponding to a diameter of one of the plurality of vias and a core thickness smaller than the core width. 2. The printed board according to claim 1, wherein, in a given pair of vias adjacent to each other, the conductor portion of one of the pair of vias is arranged so as to face the non-conductor portion of another one of the pair of vias. 3. The printed board according to claim 1, wherein the conductor portion is turned to wind in an identical direction in each of the plurality of vias. 4. The printed board according to claim 1, wherein the non-conductor portion of each of the plurality of the vias is an insulator. 5. The printed board according to claim 1, wherein the first conductor layer and the second conductor layer include a signal line. 6. The printed board according to claim 1, wherein the non-conductor portion of each of the plurality of vias is a groove portion. 7. The printed board according to claim 1, wherein the core thickness is 40% to 50% of the diameter of the one of the plurality of vias. 8. A printed board unit comprising: a printed board and a semiconductor element mounted over a surface of the printed board:wherein the printed board includes: a first conductor layer; a second conductor layer provided to a layer different from the first conductor layer;an insulation layer provided between the first conductor layer and the second conductor layer;a plurality of through holes that pass through the first conductor layer, the second conductor layer, and the insulation layer; anda plurality of vias that are formed in the plurality of through holes, respectively, and couple the first conductor layer and the second conductor layer, each of the plurality of vias including a conductor portion that occupies part of an internal space of the through hole, and a non-conductor portion that occupies remaining part of the internal space,wherein the conductor portion has a spiral shape;wherein the spiral shape of the conductor portion is formed by twisting a core material with a core width corresponding to a diameter of one of the plurality of vias and a core thickness smaller than the core width. 9. The printed board unit according to claim 8, wherein, in a given pair of vias adjacent to each other, the conductor portion of one of the pair of vias is arranged so as to face the non-conductor portion of another one of the pair of vias. 10. The printed board unit according to claim 8, wherein the non-conductor portion of each of the plurality of vias is an insulator. 11. The printed board unit according to claim 8, wherein the non-conductor portion of each of the plurality of vias is a groove portion. 12. The printed board unit according to claim 8, wherein the core thickness is 40% to 50% of the diameter of the one of the plurality of vias. 13. A method of manufacturing a printed board that includes a first conductor layer, a second conductor layer provided to a layer different from the first conductor layer, and an insulation layer provided between the first conductor layer and the second conductor layer, the method comprising: forming a plurality of through holes at a plurality of positions, the plurality of through holes passing through the first conductor layer, the second conductor layer, and the insulation layer; andforming a plurality of vias, each having a spiral shape, in the plurality of through holes, respectively, the plurality of vias coupling the first conductor layer and the second conductor layer, each of the plurality of vias is formed in an internal space of the through hole so that a conductor portion that occupies part of the internal space and a non-conductor portion that occupies remaining part of the internal space are formed,wherein the plurality of vias are formed by twisting a core material with a core width corresponding to a diameter of one of the plurality of vias and a core thickness smaller than the core width. 14. The method according to claim 13, wherein, in a given pair of vias adjacent to each other, the conductor portion of one of the pair of vias is arranged so as to face the non-conductor portion of another one of the pair of vias. 15. The method according to claim 13, wherein the core thickness is 40% to 50% of the diameter of the one of the plurality of vias. 16. The method according to claim 13, wherein the non-conductor portion of each of the plurality of the vias is an insulator. 17. The method according to claim 13, wherein the non-conductor portion of each of the plurality of vias is a groove portion.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (4)
Dunn,Gregory J.; Croswell,Robert T.; Kumpf,George H.; Svigelj,John A., High impedance electromagnetic surface and method.
Sievenpiper, Daniel F.; Schmitz, Adele E.; Schaffner, James H.; Tangonan, Gregory L.; Hsu, Tsung-Yuan; Loo, Robert Y.; Miles, Robert S., Low-cost HDMI-D packaging technique for integrating an efficient reconfigurable antenna array with RF MEMS switches and a high impedance surface.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.