A semiconductor device includes an operation circuit formed on a top surface of a semiconductor substrate, a memory array formed over the operation circuit, an inner pad group formed on an intermediate layer between the operation circuit and the memory array and coupled to the operation circuit, a f
A semiconductor device includes an operation circuit formed on a top surface of a semiconductor substrate, a memory array formed over the operation circuit, an inner pad group formed on an intermediate layer between the operation circuit and the memory array and coupled to the operation circuit, a first outer pad group formed on a bottom surface of the semiconductor substrate, and a wiring structure passing through the semiconductor substrate, and coupling the inner pad group to the first outer pad group.
대표청구항▼
1. A semiconductor device, comprising: an operation circuit formed over a top surface of a semiconductor substrate;a memory array formed over a top surface of the operation circuit;an inner pad group formed between the operation circuit and the memory array, and coupled to the operation circuit;a fi
1. A semiconductor device, comprising: an operation circuit formed over a top surface of a semiconductor substrate;a memory array formed over a top surface of the operation circuit;an inner pad group formed between the operation circuit and the memory array, and coupled to the operation circuit;a first outer pad group formed under a bottom surface of the semiconductor substrate so that the semiconductor substrate is located between the inner pad group and the first outer pad group; anda wiring structure passing through the semiconductor substrate, and coupling the inner pad group to the first outer pad group,wherein the wiring structure comprises:first plugs coupled to the inner pad group, and passing through the semiconductor substrate;multilayer metal lines formed under the bottom surface of the semiconductor substrate, and electrically connected to the first plugs, wherein the first outer pad group is coupled to an uppermost metal line among the multilayer metal lines; anda second outer pad group formed under the semiconductor substrate to establish an electrical connection to another semiconductor substrate, wherein the second outer pad group is electrically coupled to the first outer pad group. 2. The semiconductor device of claim 1, further comprising a protective plate formed over the memory array, and attached to the semiconductor substrate. 3. The semiconductor device of claim 1, further comprising an insulating layer formed under the bottom surface of the semiconductor substrate, wherein the first outer pad group is formed under a bottom surface of the insulating layer. 4. The semiconductor device of claim 1, wherein the inner pad group is located under the memory array. 5. The semiconductor device of claim 1, wherein the wiring structure comprises: plugs passing through the semiconductor substrate to couple the inner pad group to the first outer pad group; andconductive layers forming a contact plug coupled to the operation circuit, an additional pad coupled to the contact plug, and wiring coupling the additional pad to the first outer pad group. 6. The semiconductor device of claim 1, wherein the first plugs include copper or tungsten, the multilayer metal lines include aluminum, andthe multilayer metal lines are vertically coupled by second plugs including aluminum or copper. 7. The semiconductor device of claim 1, further comprising a third outer pad group formed under the bottom surface of the semiconductor substrate to establish an electrical connection to another semiconductor substrate, wherein the third outer pad group is electrically coupled to the first outer pad group or the second outer pad group. 8. A semiconductor device, comprising: a circuit board;semiconductor substrates each including an inner pad group, a memory array and an outer pad group, wherein the inner pad group and the memory array are sequentially stacked under each of bottom surfaces of the semiconductor substrates and the outer pad group is formed on each of top surfaces of the semiconductor substrates;wiring structures respectively formed in the semiconductor substrates, wherein each of the wiring structures passes through each of the semiconductor substrates to couple the inner pad group to the outer pad group; andconnecting members each electrically coupling the circuit board to each of the outer pad group outside of the respective semiconductor substrates,wherein the semiconductor substrates are stacked on the circuit board. 9. The semiconductor device of claim 8, further comprising: a protective plate attached to a top surface of each of the semiconductor substrate; andan insulating layer formed under each of the semiconductor substrate,wherein the outer pad group is formed under the respective insulating layer. 10. The semiconductor device of claim 9, wherein the insulating layer and the protective plate, which are respectively located at top and bottom of the semiconductor substrate, face each other. 11. The semiconductor device of claim 8, wherein the semiconductor substrates are stacked and offset from each other so that the outer pad group of each of the semiconductor substrates is exposed. 12. The semiconductor device of claim 8, wherein each of the wiring structures comprises: plugs passing through the semiconductor substrate and coupled to the inner pad group; andconductive layers forming a contact plug coupled to the operation circuit, an additional pad coupled to the contact plug, and wiring coupling the additional pad to the outer pad group. 13. A semiconductor device, comprising: a circuit board;semiconductor substrates stacked on the circuit board and each including an inner pad group, a memory array, and first and second pad groups, wherein the inner pad group and the memory array are sequentially stacked on each of the semiconductor substrates and first and second outer pad groups are electrically coupled to each other and are formed under each of the semiconductor substrates;wiring structures passing through the semiconductor substrates so that the inner pad group of each of the semiconductor substrates is coupled to the first outer pad group thereof, wherein each of the wiring structures is formed in each of the semiconductor substrates; andconnecting members each electrically coupling the circuit board to the first outer pad group outside of the semiconductor substrates in odd layers,wherein the semiconductor substrates in even layers and the odd layers are alternately stacked on the circuit board, and the inner pad group or the first outer pad group each of the even and the odd layers face each other. 14. The semiconductor device of claim 13, wherein the semiconductor substrates in the odd layer and the semiconductor substrates in an even layer are stacked and offset from each other so that the second outer pad groups of the semiconductor substrates in the odd layer and the first outer pad groups of the semiconductor substrates in the even layer, which is located on the semiconductor substrate in the odd layer, face each other. 15. The semiconductor device of claim 13, wherein the second outer pad group of the semiconductor substrate in the odd layer and the first outer pad group of the semiconductor substrate in an even layer, which is located on the semiconductor substrate in the odd layer, are coupled to each other. 16. The semiconductor device of claim 13, wherein two or more of the semiconductor substrates are arranged in each of the odd layer and the even layer. 17. The semiconductor device of claim 16, further comprising a third outer pad group formed under a bottom surface of the semiconductor substrates, and electrically connected to the first outer pad group or the second outer pad group. 18. The semiconductor device of claim 17, wherein the semiconductor substrate is electrically coupled to two semiconductor substrates located thereon or thereunder through two of the first to third outer pad groups.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.