Front side copper post joint structure for temporary bond in TSV application
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-023/00
H01L-023/31
H01L-023/48
출원번호
US-0257734
(2014-04-21)
등록번호
US-9349699
(2016-05-24)
발명자
/ 주소
Huang, Hon-Lin
Hsiao, Ching-Wen
Hsu, Kuo-Ching
Chen, Chen-Shien
출원인 / 주소
Taiwan Semiconductor Manufacturing Company, Ltd.
대리인 / 주소
Slater Matsil, LLP
인용정보
피인용 횟수 :
1인용 특허 :
76
초록▼
A method of forming an integrated circuit structure is provided. The method includes providing a substrate, the substrate having a conductive pad thereon. A dielectric buffer layer is formed over at least a portion of the conductive pad, and an under-bump-metallurgy (UBM) is formed directly coupled
A method of forming an integrated circuit structure is provided. The method includes providing a substrate, the substrate having a conductive pad thereon. A dielectric buffer layer is formed over at least a portion of the conductive pad, and an under-bump-metallurgy (UBM) is formed directly coupled to the conductive pad, wherein the UBM extends over at least a portion of the dielectric buffer layer. Thereafter, a conductive pillar is formed over the UBM, and one or more conductive materials are formed over the conductive pillar. The substrate may be attached to a carrier substrate using an adhesive.
대표청구항▼
1. A method of forming an integrated circuit structure, the method comprising: providing a substrate, the substrate having one or more metallization layers thereon and one or more conductive vias extending into the substrate;forming one or more passivation layers over the one or more metallization l
1. A method of forming an integrated circuit structure, the method comprising: providing a substrate, the substrate having one or more metallization layers thereon and one or more conductive vias extending into the substrate;forming one or more passivation layers over the one or more metallization layers;forming a post-passivation interconnect (PPI) over the one or more passivation layers, the PPI comprising a conductive pad;forming a dielectric buffer layer over at least a portion of the conductive pad;forming an under-bump-metallurgy (UBM) directly coupled to the conductive pad, the UBM extending over at least a portion of the dielectric buffer layer;forming a conductive pillar over the UBM;forming one or more conductive materials over the conductive pillar; andattaching the substrate to a carrier substrate using an adhesive, the adhesive contacting a sidewall of the conductive pillar and extending between the conductive pillar and an adjacent conductive pillar. 2. The method of claim 1, wherein the adhesive fully fills a gap between the substrate and the carrier substrate. 3. The method of claim 2, wherein the one or more conductive materials comprises a solder material, and further comprising, prior to the attaching, performing a reflow process. 4. The method of claim 1, wherein a combined thickness of the conductive pillar and the one or more conductive materials is between about 25 μm and about 60 μm. 5. The method of claim 1, wherein the forming one or more conductive materials comprises forming a conductive finish over a top surface and sidewalls of the conductive pillar. 6. The method of claim 1, wherein the forming one or more conductive materials comprises forming a conductive cap layer over the conductive pillar and a solder material over the conductive cap layer. 7. The method of claim 1, wherein the conductive pillar comprises a copper-containing material. 8. The method of claim 1, wherein the forming the UBM and the forming the conductive pillar comprises: forming a conductive UBM layer over the dielectric buffer layer;forming a patterned mask over the conductive UBM layer, the patterned mask having an opening;forming the conductive pillar in the opening over a portion of the UBM layer;removing the patterned mask; andremoving exposed portions of the UBM layer using the conductive pillar as a mask, remaining portions of the UBM layer forming the UBM. 9. A method of forming an integrated circuit structure comprising: providing a substrate, the substrate having a post-passivation interconnect (PPI) formed thereon;forming a conductive pillar in electrical contact with the PPI;forming one or more conductive materials over the conductive pillar, a combined height of the conductive pillar and the one or more conductive materials being between about 25 μm and about 60 μm;forming an adhesive extending along a sidewall of the conductive pillar; andattaching the substrate to a carrier wafer using the adhesive, the conductive pillar and the adhesive being interposed between the substrate and the carrier wafer. 10. The method of claim 9, wherein the forming one or more conductive materials comprises: forming a conductive barrier layer over the conductive pillar; andforming a solder material over the conductive barrier layer. 11. The method of claim 9, wherein the forming the one or more conductive materials comprises forming a conductive finish over a top surface and sidewalls of the conductive pillar. 12. The method of claim 9, further comprising attaching the substrate to a carrier substrate using an adhesive. 13. The method of claim 12, wherein the adhesive fills a gap between the substrate and the carrier substrate. 14. A method of forming an integrated circuit structure comprising: providing a substrate, the substrate having a plurality of conductive pillars formed thereon and one or more conductive materials over each of the conductive pillars, the plurality of conductive pillars comprising a first conductive pillar and a second conductive pillar; andattaching the substrate to a carrier substrate using an adhesive, the adhesive filling a gap between the substrate and the carrier substrate, the adhesive being interposed between and extending along sidewalls of the first conductive pillar and the second conductive pillar. 15. The method of claim 14, wherein the providing the one or more conductive materials over the conductive pillar comprises: forming a conductive barrier layer over the conductive pillar;forming a solder material over the conductive barrier layer; andreflowing the solder material. 16. The method of claim 15, wherein the reflowing the solder material is performed prior to the attaching the substrate to the carrier substrate. 17. The method of claim 14, wherein the providing the one or more conductive materials over the conductive pillar comprises forming a conductive finish over a top surface and sidewalls of the conductive pillar. 18. The method of claim 14, wherein a combined thickness of the conductive pillar and the one or more conductive materials is between about 25 μm and about 60 μm. 19. The method of claim 14, wherein the conductive pillar comprises a copper-containing material. 20. The method of claim 10, further comprising reflowing the solder material.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (76)
Chen,Chien Hua; Chen,Zhizhang; Meyer,Neal W., 3D interconnect with protruding contacts.
Kazutaka Yanagita JP; Kazuaki Ohmi JP; Kiyofumi Sakaguchi JP; Hirokazu Kurisu JP, Composite member and separating method therefor, bonded substrate stack and separating method therefor, transfer method for transfer layer, and SOI substrate manufacturing method.
Chudzik, Michael Patrick; Dennard, Robert H.; Divakaruni, Rama; Furman, Bruce Kenneth; Jammy, Rajarao; Narayan, Chandrasekhar; Purushothaman, Sampath; Shepard, Jr., Joseph F.; Topol, Anna Wanda, High density chip carrier with integrated passive devices.
Siniaguine, Oleg, Integrated circuit structures with a conductor formed in a through hole in a semiconductor substrate and protruding from a surface of the substrate.
Savastiouk,Sergey; Halahan,Patrick B.; Kao,Sam, Integrated circuits and packaging substrates with cavities, and attachment methods including insertion of protruding contact pads into cavities.
Lin, Kuo-Wei; Chu, Cheng-Yu; Chen, Yen-Ming; Fan, Yang-Tung; Fan, Fu-Jier; Peng, Chiou Shian; Lin, Shih-Jang, Method to form very a fine pitch solder bump using methods of electroplating.
Bolander,Jarie; Larky,Steven P., Method, system, and computer program product for designing an integrated circuit using substitution of standard cells with substitute cells having differing electrical characteristics.
Jackson, Timothy L.; Murphy, Tim E., Methods of fabrication of semiconductor dice having back side redistribution layer accessed using through-silicon vias and assemblies thereof.
Farnworth, Warren M.; Wood, Alan G.; Hiatt, William M.; Wark, James M.; Hembree, David R.; Kirby, Kyle K.; Benson, Pete A., Multi-dice chip scale semiconductor components and wafer level methods of fabrication.
Kim,Sarah E.; List,R. Scott; Kellar,Scot A., Process of vertically stacking multiple wafers supporting different active integrated circuit (IC) devices.
Marimuthu, Pandi Chelvam; Suthiwongsunthorn, Nathapong; Shim, Il Kwon; Heng, Kock Liang, Semiconductor device and method of forming an interposer package with through silicon vias.
Sunohara, Masahiro; Higashi, Mitsutoshi; Shiraishi, Akinori; Sakaguchi, Hideaki, Semiconductor device having through electrode and method of manufacturing the same.
Makino, Yutaka; Watanabe, Eiji; Matsuki, Hirohisa; Fujisawa, Tetsuya, Semiconductor device manufacturing method having a step of forming a post terminal on a wiring by electroless plating.
Lin, Mou-Shiung; Lei, Ming-Ta; Lin, Chuen-Jye, Structure and manufacturing method of a chip scale package with low fabrication cost, fine pitch and high reliability solder bump.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.