Semiconductor device and method of fabricating the same
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-023/48
H01L-021/4763
H01L-023/00
출원번호
US-0230695
(2014-03-31)
등록번호
US-RE46147
(2016-09-13)
우선권정보
JP-10-141481 (1998-05-22)
발명자
/ 주소
Yanagida, Toshiharu
출원인 / 주소
Sony Corporation
대리인 / 주소
Michael Best & Friedrich LLP
인용정보
피인용 횟수 :
0인용 특허 :
29
초록▼
An adhesion layer made from Al film or Ti film is formed on Cu electrode pad portions as external connection terminals of a Cu interconnection layer of an LSI formed on the surface layer of a semiconductor substrate. A BLM film having a stacked structure of Cr/Cu/Au or Ti/Cu/Au is formed on the adhe
An adhesion layer made from Al film or Ti film is formed on Cu electrode pad portions as external connection terminals of a Cu interconnection layer of an LSI formed on the surface layer of a semiconductor substrate. A BLM film having a stacked structure of Cr/Cu/Au or Ti/Cu/Au is formed on the adhesion layer. Solder ball bumps made from Pb and Sn are formed on the BLM film. The adhesion layer ensures a high adhesion strength and a high electric contact characteristic between the Cu electrode pad portions and the BLM film, that is, between the Cu electrode pads and the solder ball bumps.
대표청구항▼
1. A semiconductor device comprising: A semiconductor substrate in contact with a multilayer interconnection layer, said multilayer interconnection layer comprising an electrode pad portion as an external connection terminal of the multilayer interconnection layer, said multilayer interconnection la
1. A semiconductor device comprising: A semiconductor substrate in contact with a multilayer interconnection layer, said multilayer interconnection layer comprising an electrode pad portion as an external connection terminal of the multilayer interconnection layer, said multilayer interconnection layer and said electrode pad portion made from copper or an alloy containing copper;an adhesion layer formed directly on the electrode pad portion such that the adhesion layer is in contact with the electrode pad portion;a barrier layer formed on the adhesion layer, wherein such barrier layer has a stacked structure of at least two different types of metal; anda solder bump formed on the barrier layer. 2. A semiconductor device according to claim 1, wherein said adhesion layer is made from at least one kind of metal selected from a group consisting of Al, Cr, Co, Ni, Mo, Ag, Ta, W and Au, or an alloy containing said at least one kind of metal. 3. A semiconductor device comprising: a semiconductor substrate in contact with a multilayer interconnection layer, said multilayer interconnection layer comprising an electrode pad portion as an external connection terminal of the multilayer interconnection layer, said multilayer interconnection layer and said electrode pad portion made from copper or an alloy containing copper;an adhesion layer formed directly on the electrode pad portion such that the adhesion layer is in contact with the electrode pad portion;a first passivation layer formed on said adhesion layer;a barrier layer formed on the adhesion layer, wherein such barrier layer has a stacked structure of at least two different types of metal; anda solder bump formed on the barrier layer,wherein said adhesion layer has an upper surface including a first portion that is in contact with said first passivation layer and a second portion that contacts a bottom surface of said barrier layer. 4. A semiconductor device according to claim 3 wherein said first passivation layer has a lower surface that is in contact with said adhesion layer, an upper surface that is in contact with said barrier layer, and a side surface that is in contact with said barrier layer, wherein said side surface extends from said lower surface to said upper surface. 5. A semiconductor device according to claim 3, wherein said adhesion layer comprises Al. 6. A semiconductor device according to claim 3, wherein said adhesion layer comprises Co. 7. A semiconductor device according to claim 3, wherein said adhesion layer comprises Ni. 8. A semiconductor device according to claim 3, wherein said adhesion layer comprises Ta. 9. A semiconductor device according to claim 3, wherein said adhesion layer comprises W. 10. A semiconductor device according to claim 3, wherein said adhesion layer comprises Au. 11. A semiconductor device according to claim 3, further comprising a second passivation layer formed between said electrode pad portion and said first passivation layer. 12. A semiconductor device according to claim 11, wherein said second passivation layer has a lower surface that is in contact with said electrode pad portion, an upper surface that is in contact with said first passivation layer, and a side surface that is in contact with said first passivation layer, wherein said side surface extends from said lower surface to said upper surface. 13. A semiconductor device according to claim 11, wherein said first passivation layer is made of polyimide, and said second passivation layer is made of silicon nitride. 14. A semiconductor device according to claim 3, wherein a thickness of the barrier layer is thicker than a thickness of the adhesion layer. 15. A semiconductor device according to claim 3, wherein the multilayer interconnection layer and the electrode pad portion are made from the same material. 16. A semiconductor device according to claim 3, wherein said adhesion layer substantially contacts an entire bottom surface of said barrier layer. 17. A semiconductor device comprising: a semiconductor substrate in contact with a multilayer interconnection layer, said multilayer interconnection layer comprising an electrode pad portion as an external connection terminal of the multilayer interconnection layer, said multilayer interconnection layer and said electrode pad portion made from copper or an alloy containing copper;an adhesion layer formed directly on the electrode pad portion such that the adhesion layer is in contact with said electrode pad portion;a first passivation layer formed on said adhesion layer,a barrier layer formed on said adhesion layer, wherein such barrier layer has a stacked structure of at least two different types of metal; anda solder bump formed on the barrier layer,wherein said first passivation layer has an opening through which said barrier layer is electrically connected to said adhesion layer. 18. A semiconductor device according to claim 17, wherein said first passivation layer is formed directly on said adhesion layer, and said barrier layer is formed directly on said adhesion layer. 19. A semiconductor device according to claim 17, wherein said adhesion layer comprises Ta. 20. A semiconductor device according to claim 17, wherein a thickness of the barrier layer is thicker than a thickness of the adhesion layer. 21. A semiconductor device according to claim 17, wherein the multilayer interconnection layer and the electrode pad portion are made from the same material. 22. A semiconductor device according to claim 17, wherein said adhesion layer substantially contacts an entire bottom surface of said barrier layer. 23. A semiconductor device according to claim 17, further comprising a second passivation layer formed between said electrode pad portion and said first passivation layer. 24. A semiconductor device according to claim 23, wherein said second passivation layer has a lower surface that is in contact with said electrode pad portion, an upper surface that is in contact with said first passivation layer, and a side surface that is in contact with said first passivation layer, wherein said side surface extends from said lower surface to said upper surface.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (29)
Andricacos Panayotis Constantinou ; Datta Madhav ; Horkans Wilma Jean ; Kang Sung Kwon ; Kwietniak Keith Thomas, Barrier layers for electroplated SnPb eutectic solder joints.
Nye ; III Henry A. (Bedford NY) Roeder Jeffrey F. (Brookfield CT) Tong Ho-Ming (Yorktown Heights NY) Totta Paul A. (Poughkeepsie NY), Electroplated solder terminal.
Barr, Alexander L.; Venkatesan, Suresh; Clegg, David B.; Cole, Rebecca G.; Adetutu, Olubunmi; Greer, Stuart E.; Anthony, Brian G.; Venkatraman, Ramnath; Braeckelmann, Gregor; Reber, Douglas M.; Crown, Method of forming semiconductor device including interconnect barrier layers.
Sahara Kunizo (Tokyo JPX) Otsuka Kanji (Higashiyamato JPX) Ishida Hisashi (Higashiyamato JPX), Semiconductor device and process for producing the same.
Akagawa Masatoshi,JPX ; Higashi Mitsutoshi,JPX ; Iizuka Hajime,JPX ; Arai Takehiko,JPX, Semiconductor device having an element with circuit pattern thereon.
Mis Joseph Daniel ; Adema Gretchen Maerker ; Kellam Mark D. ; Rogers W. Boyd, Solder bump fabrication methods and structure including a titanium barrier layer.
Schaefer William Jeffrey ; Kao Pai-Hsiang ; Kelkar Nikhil Vishwanath, Surface mount die: wafer level chip-scale package and process for making the same.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.