A chip package and a packaging method are provided, which relates to the field of communications technologies, and is invented to implement high-frequency electromagnetic interference shielding and effectively improve chip performance. The package includes a package substrate and a metal cap coverin
A chip package and a packaging method are provided, which relates to the field of communications technologies, and is invented to implement high-frequency electromagnetic interference shielding and effectively improve chip performance. The package includes a package substrate and a metal cap covering the package substrate, where a silicon chip placement area is arranged on an upper surface of the package substrate, multiple first conductive parts are arranged in a peripheral area of the silicon chip placement area, and an edge of the metal cap is in contact with the package substrate and electrically connected to the multiple first conductive parts, where at least a portion of first conductive parts in the multiple first conductive parts are electrically connected to a grounding part by using the metal cap, and the grounding part is arranged on the package substrate, and configured to ground the package substrate.
대표청구항▼
1. A chip package, comprising: a package substrate and a metal cap covering the package substrate;a silicon chip placement area arranged on an upper surface of the package substrate;a plurality of first conductive parts arranged on the upper surface of the package substrate in a peripheral area of t
1. A chip package, comprising: a package substrate and a metal cap covering the package substrate;a silicon chip placement area arranged on an upper surface of the package substrate;a plurality of first conductive parts arranged on the upper surface of the package substrate in a peripheral area of the silicon chip placement area; anda plurality of second conductive parts, the second conductive parts being arranged on side walls of the package substrate, extended to the upper surface of the package substrate, and electrically connected to the first conductive parts,wherein an edge of the metal cap contacting the package substrate is electrically connected to the first conductive parts,wherein at least one first conductive part of the first conductive parts is electrically connected to a grounding part by using the metal cap, and the grounding part is arranged on the package substrate, and configured to ground the package substrate, the first conductive parts, the second conductive parts, and the metal cap forming a Faraday cage, the Faraday cage providing high-frequency electromagnetic shielding for the silicon chip placement area and inhibiting an edge radiation effect on the side walls of the package substrate with respect to an electromagnetic signal, andwherein a distance between at least two first conductive parts is selected according to a frequency of an electromagnetic signal to be shielded. 2. The package according to claim 1, wherein a first conductive part in the first conductive parts except the at least one first conductive part is directly and electrically connected to the grounding part, and the at least one first conductive part of the first conductive parts is electrically connected, by using the metal cap, to the first conductive part that is directly and electrically connected to the grounding part. 3. The package according to claim 1, wherein the distance between the at least two first conductive parts is selected according to a frequency of an electromagnetic signal on a pin near the at least two first conductive parts. 4. The package according to claim 1, wherein the first conductive parts comprise at least one of an organic conductive film, a semiconductor film, and a metal film. 5. The package according to claim 1, wherein the second conductive parts comprise at least one of an organic conductive film, a semiconductor film, and a metal film. 6. The package according to claim 2, wherein: a through hole is formed in the package substrate; andthe first conductive part in the first conductive parts except the at least one first conductive part is directly and electrically connected to the grounding part by using the through hole. 7. The package according to claim 6, wherein: windows are formed on an upper surface of the peripheral area of the silicon chip placement area of the package substrate, and the first conductive parts are arranged inside the windows. 8. The package according to claim 7, wherein: the first conductive parts are coated with a conductive adhesive; andthe edge of the metal cap is electrically connected to the first conductive parts by using the conductive adhesive. 9. The package according to claim 7, wherein the edge of the metal cap is electrically connected to the first conductive parts by using solder balls. 10. The package according to claim 8, wherein the first conductive parts are arranged in the peripheral area of the silicon chip placement area in one row or multiple rows. 11. The package according to claim 4, wherein the first conductive parts are copper-plated. 12. A packaging method, comprising: arranging a plurality of first conductive parts in a peripheral area of a silicon chip placement area on an upper surface of a package substrate;arranging a plurality of second conductive parts on the package substrate, the second conductive parts being arranged on side walls of the package substrate, extended to the upper surface of the package substrate, and electrically connected to the first conductive parts; andcovering the upper surface of the package substrate by using a metal cap, so that at least one first conductive part of the first conductive parts is electrically connected to a grounding part by using the metal cap, wherein the grounding part is arranged on the package substrate, and configured to ground the package substrate, the first conductive parts, the second conductive parts, and the metal cap forming a Faraday cage, the Faraday cage providing high-frequency electromagnetic shielding for the silicon chip placement area and inhibiting an edge radiation effect on the side walls of the package substrate with respect to an electromagnetic signal,wherein a distance between at least two first conductive parts is selected according to a frequency of an electromagnetic signal to be shielded. 13. The method according to claim 12, wherein: arranging first conductive parts in a peripheral area of a silicon chip placement area on an upper surface of a package substrate comprises: arranging the first conductive parts in the peripheral area of the silicon chip placement area on the upper surface of the package substrate, wherein a first conductive part in the first conductive parts except the at least one first conductive part is directly and electrically connected to the grounding part; andcovering the upper surface of the package substrate by using a metal cap, so that at least one first conductive part of the first conductive parts is electrically connected to a grounding part by using the metal cap comprises: covering the upper surface of the package substrate by using the metal cap, so that the at least one first conductive part of the first conductive parts is electrically connected, by using the metal cap, to the first conductive part that is directly and electrically connected to the grounding part. 14. The method according to claim 13, wherein: before arranging the first conductive parts in the peripheral area of the silicon chip placement area on the upper surface of the package substrate, the method further comprises forming a through hole in the package substrate; andarranging the first conductive parts in the peripheral area of the silicon chip placement area on the upper surface of the package substrate, wherein the first conductive part in the first conductive parts except the at least one first conductive part is directly and electrically connected to the grounding part comprises: arranging the first conductive parts in the peripheral area of the silicon chip placement area on the upper surface of the package substrate, wherein the first conductive part in the first conductive parts except the at least one first conductive part is directly and electrically connected to the grounding part by using the through hole. 15. The method according to claim 12, wherein arranging first conductive parts in a peripheral area of a silicon chip placement area on an upper surface of a package substrate comprises: forming windows in the peripheral area of the silicon chip placement area on the upper surface of the package substrate; andarranging the first conductive parts inside the windows.
Mostafazadeh Shahram ; Smith Joseph O., Ball grid array package with enhanced thermal and electrical characteristics and electronic device incorporating same.
Behun, J. Richard; Cohen, Erwin B., Electromagnetic interference shield for semiconductors using a continuous or near-continuous peripheral conducting seal and a conducting lid.
Mahulikar Deepak (Meriden CT) Braden Jeffrey S. (Milpitas CA) Noe Stephen P. (Stratford CT), Metal electronic package having improved resistance to electromagnetic interference.
Zhao, Sam Ziqun; Khan, Reza ur Rahman, Methods and apparatus for improved thermal performance and electromagnetic interference (EMI) shielding in leadframe integrated circuit (IC) packages.
Lee, Tae Soo; Park, Yun Hwi, Semiconductor chip, method of manufacturing the semiconductor chip and semiconductor chip package including an inclined via hole.
Chung, Kuang-Neng; Chung, Hsin-Lung; Huang, Tien-Chung; Hsu, Tsung-Hsien, Shield, package structure and semiconductor package having the shield and fabrication method of the semiconductor package.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.