Solid STTE power controller with parallel MOSFET load sharing
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01H-031/10
H02J-004/00
H03K-003/01
H03K-017/082
H03K-017/12
H03K-017/16
출원번호
US-0305690
(2014-06-16)
등록번호
US-9716385
(2017-07-25)
발명자
/ 주소
Dickey, John A.
출원인 / 주소
Hamilton Sundstrand Corporation
대리인 / 주소
Kinney & Lange, P.A.
인용정보
피인용 횟수 :
0인용 특허 :
12
초록▼
A solid state power control (SSPC) controls flow of current from a power bus to an inductive load. The SSPC utilizes load sharing, in which a plurality of current supply paths are connected in parallel to control and share the flow of current between the power bus and the inductive load. Each curren
A solid state power control (SSPC) controls flow of current from a power bus to an inductive load. The SSPC utilizes load sharing, in which a plurality of current supply paths are connected in parallel to control and share the flow of current between the power bus and the inductive load. Each current supply path includes a main power switching field effect transistor (FET); a balance resistor, and a secondary FET. The balance resistor is connected between the main FET and the load. The secondary FET shunts the balance resistor when the main FET is turned on, and allows current flow through the balance resistor during a turn-off time of the main FET. The balance resistor modulates gate-source voltage of the main FET in order to compensate for gate-source threshold differences among the main FETs that could lead to unequal current sharing during the turn-off period.
대표청구항▼
1. A solid state power controller (SSPC) for controlling flow of current from a power bus to a load, the SSPC comprising: a plurality of current supply paths connected in parallel to control current flow between the power bus and the load, each current supply path comprising: a main power switching
1. A solid state power controller (SSPC) for controlling flow of current from a power bus to a load, the SSPC comprising: a plurality of current supply paths connected in parallel to control current flow between the power bus and the load, each current supply path comprising: a main power switching FET;a balance resistor connected in the current supply path in series between the main power switching FET and the load to modulate gate-to-source voltage of the main power switching FET as a function of current flowing through the balance resistor; anda secondary FET, connected in parallel with the balance resistor, that shunts the balance resistor to prevent modulation of the source voltage of the main power switching FET when the main power switching FET and the secondary FET are turned on, and allows current flow through the balance resistor to allow modulation of the source voltage of the main power switching FET during a turn-off time of the main power switching FET, so that unbalance in current distribution among the plurality of parallel current supply paths during turn-off caused by differences in gate-to-source threshold voltage of the main power switching FETs is counteracted by the modulation of the gate-to-source voltages by the balance resistors; anda controller that provides turn-on and turn-off signals to the main power switching FETs and the secondary FETs. 2. The SSPC of claim 1 and further comprising: a current sensing resistor connected between the plurality of current supply paths and the load. 3. The SSPC of claim 2, wherein the controller provides the turn-off signals as a function of current flow through the current sensing resistor. 4. The SSPC of claim 1 wherein the main power switching FETs and the secondary FETs are MOSFETs. 5. The SSPC of claim 1 wherein the balance resistor is connected to the source of the main power switching FET so that an increase in voltage across the balance resistor increases source voltage of the main power switching FET during turn-off to cause gate-to-source voltage of the main power switching FET to decrease and current flow through the main power switching FET to decrease. 6. The SSPC of claim 1 wherein each current supply path further comprises an inductor connected between the main power switching FET and the balance resistor. 7. The SSPC of claim 1 wherein the controller is configured to provide turn-on signals to gates of the main power switching FETs to cause the main power switching FETs operate in a fully ON saturated state, and is configured to provide turn-off signals to the gates of main power switching FETs to cause the main power switching FETs to operate during turn-off in a linear region with current flow through the main power switching FETs and voltage across source to drain of the main power switching FETs until energy inductively stored in the load is dissipated. 8. The SSPC of claim 1, wherein the controller is configured to provide turn-on signals to gates of the secondary FETs that are delayed with respect to the turn-on signals provided by the controller to gates of the main power switching FETs. 9. A method of controlling current flow from a power bus to an inductive load, the method comprising; supplying current through a plurality of parallel current supply paths from the power bus to the inductive load;providing a turn-off signal to a main power switching FET in each of the current supply paths, each main power switching FET having a gate, a drain, and a source;in response to the turn-off signal, introducing into each of the current supply paths, a balance resistor connected in series between the source of the main power switching FET and the load to modulate gate-to-source voltage of the main power switching FET in that current supply path as a function of current flow through the balance resistor, so that unbalance in current distribution among the parallel current supply paths during turn-off caused by differences in gate-to-source threshold voltages of the main power switching FETs is counteracted. 10. The method of claim 9 and further comprising: shunting the balance resistor in each current supply path with a secondary FET that is turned on when the main power switching FET is turned on. 11. The method of claim 10, wherein introducing the balance resistor comprises: turning off the secondary FET in response to the turn-off signal. 12. The method of claim 11 and further comprising: delaying turn-on of the secondary FET with respect to turn-on of the main power switching FET. 13. The method of claim 9, wherein each current supply path includes an inductor between the main power switching FET and the balance resistor. 14. The method of claim 9, wherein the main power switching FETs operate in a fully ON saturated state while supplying current though the parallel current supply paths prior to receiving the turn-off signal, and operate in a linear region after receiving the turn-off signal until energy inductively stored in the inductive load is dissipated. 15. A solid state power controller (SSPC) for controlling flow of current from a power bus to a load, the SSPC comprising: a plurality of current supply paths connected in parallel to control current flow between the power bus and the load, each current supply path comprising: a main power switching FET;a balance resistor connected in the current supply path between the main power switching FET and the load;a secondary FET that shunts the balance resistor when the main power switching FET and the secondary FET are turned on, and allows current flow through the balance resistor during a turn-off time of the main power switching FET;a current sensing resistor connected between the plurality of current supply paths and the load; anda controller that provides turn-on and turn-off signals to the main power switching FETs and the secondary FETs, wherein the controller provides the turn-off signals as a function of current flow through the current sensing resistor. 16. A solid state power controller (SSPC) for controlling flow of current from a power bus to a load, the SSPC comprising: a plurality of current supply paths connected in parallel to control current flow between the power bus and the load, each current supply path comprising: a main power switching FET;a balance resistor connected in the current supply path between the main power switching FET and the load;an inductor connected between the main power switching FET and the balance resistor; anda secondary FET that shunts the balance resistor when the main power switching FET and the secondary FET are turned on, and allows current flow through the balance resistor during a turn-off time of the main power switching FET; anda controller that provides turn-on and turn-off signals to the main power switching FETs and the secondary FETs. 17. A method of controlling current flow from a power bus to an inductive load, the method comprising; supplying current through a plurality of parallel current supply paths from the power bus to the inductive load;providing a turn-off signal to a main power switching FET in each of the current supply paths;in response to the turn-off signal, introducing into each of the current supply paths, a balance resistor to modulate gate-to-source voltage of the main power switching FET in that current supply path as a function of current flow through the balance resistor, wherein introducing the balance resistor comprises turning off a secondary FET in response to the turn-off signal;shunting the balance resistor in each current supply path with the secondary FET which is turned on when the main power switching FET is turned on; anddelaying turn-on of the secondary FET with respect to turn-on of the main power switching FET. 18. A method of controlling current flow from a power bus to an inductive load, the method comprising; supplying current through a plurality of parallel current supply paths from the power bus to the inductive load;providing a turn-off signal to a main power switching FET in each of the current supply paths;in response to the turn-off signal, introducing into each of the current supply paths, a balance resistor to modulate gate-to-source voltage of the main power switching FET in that current supply path as a function of current flow through the balance resistor; andwherein each current supply path includes an inductor between the main power switching FET and the balance resistor. 19. A method of controlling current flow from a power bus to an inductive load, the method comprising; supplying current through a plurality of parallel current supply paths from the power bus to the inductive load;providing a turn-off signal to a main power switching FET in each of the current supply paths;in response to the turn-off signal, introducing into each of the current supply paths, a balance resistor to modulate gate-to-source voltage of the main power switching FET in that current supply path as a function of current flow through the balance resistor; andwherein the main power switching FETs operate in a fully ON saturated state while supplying current though the parallel current supply paths prior to receiving the turn-off signal, and operate in a linear region after receiving the turn-off signal until energy inductively stored in the inductive load is dissipated.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (12)
Cole J. Bradford (Chelmsford MA), Active load biasing circuit.
A, Ezekiel; Liu, Zhenning; Kunnambath, Vinod; Prabhu K, Prashant Purushotham; Fuller, Randy; Rao, Narendra, Approach for driving multiple MOSFETs in parallel for high power solid state power controller applications.
Robertson, Nicholas J; Kilroy, Donald G., Increasing the system stability and lightning capability in a power distribution system that utilizes solid-state power controllers.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.