Direct memory access for programmable logic device configuration
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
G06F-013/00
G06F-013/28
G06F-013/42
G06F-013/40
출원번호
US-0876467
(2015-10-06)
등록번호
US-9934175
(2018-04-03)
발명자
/ 주소
Kumar A V, Anil
Abhiram Sai Krishna, Bokka
출원인 / 주소
XILINX, INC.
대리인 / 주소
Maunu, LeRoy D.
인용정보
피인용 횟수 :
0인용 특허 :
11
초록▼
Using a storage interface circuit of a programmable IC, a first set of configuration data can be communicated between a storage circuit and the programmable IC. Using the first set of configuration data, the programmable IC can be programmed to include: a bus interface module that is designed to int
Using a storage interface circuit of a programmable IC, a first set of configuration data can be communicated between a storage circuit and the programmable IC. Using the first set of configuration data, the programmable IC can be programmed to include: a bus interface module that is designed to interface with a host device over a communication bus that links multiple devices, and an internal configuration access interface that is designed to interface between the bus interface module and programmable logic of the programmable IC. Using direct memory access (DMA) transfers through the bus interface module, a second set of configuration data can be communicated between a memory circuit and the programmable IC. Using the second set of configuration data, the programmable logic of the programmable IC can be programmed.
대표청구항▼
1. A method for configuring a programmable integrated circuit (IC), the method comprising: communicating, using a storage interface circuit of the programmable IC, a first set of configuration data between a storage circuit and the programmable IC;configuring, using the first set of configuration da
1. A method for configuring a programmable integrated circuit (IC), the method comprising: communicating, using a storage interface circuit of the programmable IC, a first set of configuration data between a storage circuit and the programmable IC;configuring, using the first set of configuration data, the programmable IC to include: a bus interface module that is designed to interface with a host device over a communication bus that links multiple devices, andan internal configuration access interface that is designed to interface between the bus interface module and programmable logic of the programmable IC;communicating, using direct memory access (DMA) transfers through the bus interface module, a second set of configuration data between a main memory circuit and the programmable IC; andconfiguring, using the second set of configuration data, the programmable logic of the programmable IC. 2. The method of claim 1, wherein the bus interface module is further designed to interface with the host device using a packet-based protocol and over a point-to-point link between the host device and the programmable IC. 3. The method of claim 2, wherein the packet-based protocol defines packets that encapsulate data and specify a destination address. 4. The method of claim 1, wherein the configuring, using the first set of configuration data, the programmable IC further comprises configuring the programmable IC to include a DMA engine. 5. The method of claim 4, further comprising communicating, from the host device to the DMA engine, at least one read command for a particular location in a memory of the host device, wherein the particular location stores the second set of configuration data. 6. The method of claim 1, wherein the communicating, using direct memory access (DMA) transfers to the bus interface module, the second set of configuration data further includes configuring a root complex module of the host device to perform DMA accesses to a particular location in a memory of the host device, wherein the particular location stores the second set of configuration data. 7. The method of claim 2, wherein the method further comprises configuring a base address register of the bus interface module for DMA transfers. 8. The method of claim 2, wherein the method further comprises executing a software driver on a host device to communicate, using direct memory access (DMA) transfers through the bus interface module, the second set of configuration data. 9. The method of claim 2, wherein the method further comprises setting up a Buffer Descriptor chain that contains information about a buffer address register and size of the second set of configuration data. 10. A system comprising: a programmable integrated circuit (IC) that includes: a first interface circuit connected to a storage circuit and configured to receive configuration data from the storage circuit; anda second interface circuit connected to a communication bus that links multiple devices; andthe storage circuit storing a first set of configuration data that, upon loading into the programmable IC through the first interface circuit, is configured to create: a bus interface module that is designed to interface with a host device over the communication bus,an internal configuration access interface that is designed to interface between the bus interface module and programmable logic of the programmable IC; anda direct memory access (DMA) engine that is designed to communicate, using direct memory access (DMA) transfers through the bus interface module, a second set of configuration data between a main memory circuit and the programmable IC. 11. The system of claim 10, wherein the bus interface module is further designed to interface with the host device using a packet-based protocol and over a point-to-point link between the host device and the programmable IC. 12. The system of claim 11, wherein the packet-based protocol defines packets that encapsulate data and specify a destination address. 13. The system of claim 10, wherein the bus interface module includes a DMA engine. 14. The system of claim 13, wherein the DMA engine is configured to access main memory in response to receiving at least one read command that specifies a particular location in a memory of the host device and for the second set of configuration data. 15. A system comprising: a programmable integrated circuit (IC) that includes: a first interface circuit connected to a storage circuit and configured to receive configuration data from the storage circuit; anda second interface circuit connected to a communication bus that links multiple devices;the storage circuit storing a first set of configuration data that, upon loading into the programmable IC through the first interface circuit, is configured to create: a bus interface module that is designed to interface with a host device over the communication bus, andan internal configuration access interface that is designed to interface between the bus interface module and programmable logic of the programmable IC; anda host device having a direct memory access (DMA) engine that is designed to communicate, using direct memory access (DMA) transfers and through the bus interface module, a second set of configuration data between a main memory circuit and the programmable IC. 16. The system of claim 15, wherein the bus interface module is further designed to interface with the host device using a packet-based protocol and over a point-to-point link between the host device and the programmable IC. 17. The system of claim 16, wherein the packet-based protocol defines packets that encapsulate data and specify a destination address. 18. The system of claim 15, wherein the host device is configured to communicate, to the DMA engine, at least one read command that specifies a particular location in a memory of the host device, and wherein the particular location stores the second set of configuration data. 19. The system of claim 15, wherein the DMA engine is part of a root complex device. 20. The system of claim 16, wherein the host device and the direct memory access (DMA) engine are configured to communicate the second set of configuration data using a software driver executing on a processor circuit of the host device.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (11)
Puri,Rahoul; Srinivsan,Arvind; Childers,Carl, Abstracted host bus interface for complex high performance ASICs.
Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.