최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0453492 (2017-03-08) |
등록번호 | US-10248604 (2019-04-02) |
발명자 / 주소 |
|
출원인 / 주소 |
|
인용정보 | 피인용 횟수 : 0 인용 특허 : 1149 |
Embodiments of the present invention are directed to a microcontroller device having a microprocessor, programmable memory components, and programmable analog and digital blocks. The programmable analog and digital blocks are configurable based on programming information stored in the memory compone
Embodiments of the present invention are directed to a microcontroller device having a microprocessor, programmable memory components, and programmable analog and digital blocks. The programmable analog and digital blocks are configurable based on programming information stored in the memory components. Programmable interconnect logic, also programmable from the memory components, is used to couple the programmable analog and digital blocks as needed. The advanced microcontroller design also includes programmable input/output blocks for coupling selected signals to external pins. The memory components also include user programs that the embedded microprocessor executes. These programs may include instructions for programming the digital and analog blocks “on-the-fly,” e.g., dynamically. In one implementation, there are a plurality of programmable digital blocks and a plurality of programmable analog blocks.
1. A configurable analog processing circuit, comprising: a plurality of analog circuit blocks, each configured to provide at least one analog function;a programmable interconnect coupled to the analog circuit blocks, the programmable interconnect configurable to interconnect combinations of at least
1. A configurable analog processing circuit, comprising: a plurality of analog circuit blocks, each configured to provide at least one analog function;a programmable interconnect coupled to the analog circuit blocks, the programmable interconnect configurable to interconnect combinations of at least two of the plurality of analog circuit blocks to one another to perform at least another analog function; andat least one digital block of a plurality of digital blocks that each provides at least one digital function, and wherein the programmable interconnect is further coupled to the plurality of digital blocks and configurable to interconnect combinations of the plurality of digital blocks to one another,wherein the circuit is formed in an integrated circuit and wherein the programmable interconnect comprises a plurality of switches coupled between the analog circuit blocks and ports that provide signal connections for the integrated circuit,wherein the plurality of switches are configured in one or more multiplexer (MUX) circuits, the MUX circuits comprising MUX inputs and MUX outputs coupled to the analog circuit blocks. 2. The configurable analog processing circuit of claim 1, wherein the one or more MUX circuits comprise block MUX circuits coupled to the analog circuits. 3. The configurable analog processing circuit of claim 1, wherein the programmable interconnect is programmable to provide multiple signal paths between same analog circuit blocks. 4. The configurable analog processing circuit of claim 1, wherein the analog circuit blocks are selected from the group of: analog continuous time amplifiers and switched capacitor type circuits. 5. A method, comprising: forming a plurality of analog circuit blocks in an integrated circuit;forming a plurality of digital circuit blocks on the integrated circuit, the plurality of digital blocks to perform at least one digital function; andforming a programmable interconnect to at least enable combinations of at least two of the plurality of analog circuit blocks to be interconnected to perform combined analog functions of the analog circuit blocks using a plurality of switches coupled between the analog circuit blocks and ports that provide signal connections for the integrated circuit, the programmable interconnect coupled to the plurality of digital blocks to interconnect combinations of the plurality of digital blocks to one another, wherein the plurality of switches are configured in one or more multiplexer (MUX) circuits, the MUX circuits comprising MUX inputs and MUX outputs coupled to at least one of the analog circuit blocks. 6. The method of claim 5, further comprising enabling any of the analog circuit blocks to be connected to at least one port that provides a signal connection point to the integrated circuit using the programmable interconnect. 7. The method of claim 5, further comprising: providing at least one digital circuit block in the integrated circuit; andenabling any of the digital circuit blocks to be interconnected to combine digital functions of the digital circuit blocks using the programmable interconnect. 8. The method of claim 5, further comprising enabling at least two analog circuit blocks to be coupled in series using the programmable interconnect. 9. The method of claim 5, further comprising enabling any of the analog circuit blocks to be connected to the at least one digital circuit block using the programmable interconnect. 10. The method of claim 5, further comprising providing an analog signal output path from any of the analog circuit blocks to the at least one port.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.