$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Interconnect via with grown graphitic material 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H01L-027/08
  • H01L-023/528
  • H01L-023/522
  • H01L-023/532
  • H01L-023/31
  • H01L-023/48
  • H01L-021/768
  • H01L-021/3205
  • H01L-021/288
  • H01L-021/285
  • H01L-021/324
  • H01L-021/3105
  • H01L-023/367
  • H01L-023/373
출원번호 US-0361401 (2016-11-26)
등록번호 US-10256188 (2019-04-09)
발명자 / 주소
  • Venugopal, Archana
  • Cook, Benjamin Stassen
  • Colombo, Luigi
  • Doering, Robert Reid
출원인 / 주소
  • TEXAS INSTRUMENTS INCORPORATED
대리인 / 주소
    Ralston, Andrew R.
인용정보 피인용 횟수 : 0  인용 특허 : 74

초록

An integrated circuit has a substrate and an interconnect region disposed on the substrate. The interconnect region includes a plurality of interconnect levels. Each interconnect level includes interconnects in dielectric material. The integrated circuit includes a graphitic via in the interconnect

대표청구항

1. An integrated circuit, comprising: a substrate comprising a semiconductor material;an active component in the substrate;an interconnect region above the substrate;a first electrically conductive member;a second electrically conductive member in the interconnect region above the first electrically

이 특허에 인용된 특허 (74)

  1. Colgan, Evan George; Gelorme, Jeffrey D.; Sikka, Kamal K.; Toy, Hilton T.; Zitz, Jeffrey Allen, Apparatus and methods for cooling semiconductor integrated circuit package structures.
  2. Zhao,Sam Ziqun; Khan,Reza ur Rahman, Ball grid array package enhanced with a thermal and electrical connector.
  3. Coe-Sullivan, Seth; Anc, Maria J.; Steckel, Jonathan S., Composite including nanoparticles, methods, and products including a composite.
  4. Kub, Francis J.; Eddy, Jr., Charles R.; Feygelson, Boris N.; Johnson, Scooter, Diamond and diamond composite material.
  5. Schrantz Gregory (Melbourne FL) Linn Jack (Melbourne FL) Belcher Richard (Melbourne FL), Diamond insulator devices and method of fabrication.
  6. Ference Thomas G. ; Howell Wayne J. ; Sprogis Edmund J., Dual chip with heat sink.
  7. Joshi Rajiv Vasant ; Reohr William Robert, Embedded thermal conductors for semiconductor chips.
  8. Tee, Tong Yan; Zhang, Xueren; Wang, Shanzhong; Nosik, Valeriy; Zhou, Jijie; Idapalapati, Sridhar; Mhaisalkar, Subodh; Loo, Zhi Yuan Shane, Enhancing metal/low-K interconnect reliability using a protection layer.
  9. Sato, Shintaro, Formed product of line-structured substance composed of carbon element, and method of forming the same.
  10. Okai, Makoto; Hirooka, Motoyuki; Wada, Yasuo, Graphene grown substrate and electronic/photonic integrated circuits using same.
  11. Pavio, Jeanne S., Heat dissipation device.
  12. Lee, Cynthia C.; Sen, Sidhartha, Heat dissipation in integrated circuits.
  13. Tain, Ra-Min; Dai, Ming-Ji; Tzeng, Yon-Hua, Heat dissipation structure for electronic device and fabrication method thereof.
  14. Getz, Jr., George; Burkett, Thomas W., Heat sink made from longer and shorter graphite sheets.
  15. Chopin, Sheila F.; Mathew, Varughese, Heat spreader for use within a packaged semiconductor device.
  16. Bartley, Gerald K.; Johnson, Charles L.; Kelly, III, John E.; Kuczynski, Joseph; Motschman, David R.; Sinha, Arvind K; Splittstoesser, Kevin A.; Tofil, Timothy A., Horizontally aligned graphite nanofibers in etched silicon wafer troughs for enhanced thermal performance.
  17. Lee, Woo Young; Le, Linh; Kong, De; Ervin, Matthew Henderson; Zunino, III, James L.; Fuchs, Brian E., Inkjet-printed flexible electronic components from graphene oxide.
  18. Hall, David R.; Hall, H. Tracy; Moody, Paul; Dahlgren, Scott; Soares, Marshall, Integrated circuit apparatus with heat spreader.
  19. Mahler, Joachim; Otremba, Ralf; Betz, Bernd; Hosseini, Khalil, Integrated circuit component with passivation layer.
  20. Ryan, Vivian, Integrated circuit with heat conducting structures for localized thermal control.
  21. Bratkovski, Alex; Wang, Shih-Yuan; Patel, Chandrakant, Integrated heat sink for a microchip.
  22. Venugopal, Archana; Denison, Marie; Colombo, Luigi; Pendharkar, Sameer, Integration of heat spreader for beol thermal management.
  23. Kasuya, Yasumasa; Fujii, Sadamasa; Haga, Motoharu, Interposer and semiconductor device.
  24. Bulovic, Vladimir; Coe-Sullivan, Seth; Woo, Wing-Keung; Bawendi, Moungi G., Materials including semiconductor nanocrystals.
  25. Weigand Peter,DEX ; Tobben Dirk, Metalization system having an enhanced thermal conductivity.
  26. Wang, Zhengwei; Kong, Jie, Method for authentication between a mobile station and a network.
  27. Wei, Yang; Fan, Shou-Shan, Method for making epitaxial structure.
  28. Furukawa,Toshiharu; Hakey,Mark Charles; Horak,David Vaclav; Koburger, III,Charles William; Masters,Mark Eliot; Mitchell,Peter H; Polonsky,Stanislav, Method for making integrated circuit chip having carbon nanotube composite interconnection vias.
  29. Yamazaki, Yuichi; Sakai, Tadashi, Method of manufacturing interconnection and semiconductor device.
  30. Lee, Hee-Jin; Baek, Joong-Hyun, Method of manufacturing semiconductor package.
  31. Sandhu, Gurtej S.; Gilton, Terry L., Methods of manufacturing nanotubes having controlled characteristics.
  32. Williams, George, Nanocomposite inkjet printer with integrated nanocomposite-ink factory.
  33. Lim, Jung Ah; Song, Yong-Won; Hong, Jae-Min; Yoo, Dong Youn; Kim, Hee-Suk, Nanoparticles, method of manufacturing nanoparticles, and electronics device including the same.
  34. Hess, Kevin J.; Lee, Chu Chung, Packaged integrated circuit with enhanced thermal dissipation.
  35. Ha,Chang Chul; Woo,Son Jong; Jae,Kim Jung, Patterned seed layer suitable for electron-emitting device, and associated fabrication method.
  36. Smith, James D. B.; Stevens, Gary; Wood, John W., Patterning on surface with high thermal conductivity materials.
  37. Rogers, John A.; Kim, Tae Ho; Choi, Won Mook; Kim, Dae Hyeong; Meitl, Matthew; Menard, Etienne; Carlisle, John, Printable, flexible and stretchable diamond for thermal management.
  38. Sano, Hikari; Tomita, Yoshihiro; Nakano, Takahiro, Semiconductor chip and semiconductor device.
  39. Su, Michael Z.; Refai-Ahmed, Gamal; Black, Bryan, Semiconductor chip device with polymeric filler trench.
  40. Armbrust, Douglas S.; Clark, William F.; Klaasen, William A.; Motsiff, William T.; Sullivan, Timothy D., Semiconductor chip structures with embedded thermal conductors and a thermal sink disposed over opposing substrate surfaces.
  41. Dimitrakopoulos, Christos D.; Cohen, Guy M.; Gates, Stephen M.; Grill, Alfred; McArdle, Timothy J.; Sung, Chun-yung, Semiconductor chip with graphene based devices in an interconnect structure of the chip.
  42. Hsu, Louis L. C.; Joshi, Rajiv V.; Mandelman, Jack Allan, Semiconductor constructions and semiconductor device fabrication methods.
  43. Banks Bruce A. (Olmsted Township ; Cuyahoga County OH) Gaier James R. (Strongsville OH), Semiconductor cooling apparatus.
  44. Haga, Motoharu; Kasuya, Yasumasa, Semiconductor device.
  45. Murata, Tomohiro; Ueno, Hiroaki; Ishida, Hidetoshi; Ueda, Tetsuzo; Uemoto, Yasuhiro; Tanaka, Tsuyoshi; Ueda, Daisuke, Semiconductor device.
  46. Negoro, Syuji, Semiconductor device.
  47. Warabino, Tomoyuki, Semiconductor device.
  48. Chang,Hui Lin; Lu,Yung Cheng; Ko,Chung Chi; Chen,Pi Tsung; Shue,Shau Lin; Shih,Chien Hsueh; Su,Hung Wen; Tsai,Ming Hsing, Semiconductor device and fabrication method thereof.
  49. Awano, Yuji, Semiconductor device and method for fabricating the same.
  50. Pagaila, Reza A.; Lin, Yaojian; Koo, Jun Mo, Semiconductor device and method of embedding bumps formed on semiconductor die into penetrable adhesive layer to reduce die shifting during encapsulation.
  51. Sekar, Deepak C.; Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure for heat removal.
  52. Abou-Khalil, Michael J.; Gauthier, Robert J.; Lee, Tom C.; Li, Junjun; Mitra, Souvick; Putnam, Christopher S., Semiconductor device heat dissipation structure.
  53. Takamatsu, Tomonao; Aoki, Hideo; Ishimaru, Kazunari, Semiconductor device with cooling member.
  54. Viswanathan, Lakshminarayan; Green, Bruce M.; Hill, Darrell G.; Mahalingam, L M, Semiconductor devices with a thermally conductive layer and methods of their fabrication.
  55. Kohmoto Kenichiro (Itami JPX) Osada Mitsuo (Sakata JPX), Semiconductor element-mounting composite heat-sink base.
  56. Kazami Tetsuo,JPX, Semiconductor integrated circuit having heat sinking means for heat generating wires.
  57. Lin, Jui-Ying; Fang, Yen-Hsiang; Chao, Chia-Hsin; Tsai, Yao-Jun; Lin, Yi-Chen, Semiconductor laser structure.
  58. Brunnbauer, Markus; Fink, Markus; Jetten, Hans-Gerd, Semiconductor module having a semiconductor chip stack and method.
  59. Lin, Jyh-Rong; Lu, Ming, Semiconductor package and method of manufacturing the same.
  60. Tsai, Fu-Yung, Semiconductor packages with heat dissipation structures and related methods.
  61. Cheng, Kangguo; Haran, Balasubramanian Pranatharthi; Li, Junjun; Ponoth, Shom; Standaert, Theodorus Eduardus; Yamashita, Tenko, Semiconductor structure with deep trench thermal conduction.
  62. Lee, Seok-Chan, Stacked semiconductor package.
  63. Kerr,Daniel Charles; Chen,Alan Sangone; Martin, Jr.,Edward Paul; Hamad,Amal Ma; Russell,William A., Structure and method for improved heat conduction for semiconductor devices.
  64. Stuber, Michael A.; Brindle, Chris; Molin, Stuart B., Thermal conduction paths for semiconductor structures.
  65. Oda, Takuya, Thermal conductive member, manufacturing method of the thermal conductive member, heat radiating component, and semiconductor package.
  66. Gauthier ; Jr. Robert J. ; Schepis Dominic J. ; Tonti William R. ; Voldman Steven H., Thermal conductivity enhanced semiconductor structures and fabrication processes.
  67. Bodenweber, Paul F.; Davis, Taryn J.; Interrante, Marcus E.; Lian, Chenzhou; Marston, Kenneth C.; Rivera, Kathryn C.; Sikka, Kamal K.; Toy, Hilton T., Thermal hot spot cooling for semiconductor devices.
  68. Zhao, Sam Ziqun; Khan, Rezaur Rahman, Thermal improvement for hotspots on dies in integrated circuit packages.
  69. Liang, Di, Thermal shunt.
  70. Weaver, Jr.,Stanton Earl, Thermal transfer device and system and method incorporating same.
  71. Tobita,Masayuki; Shimoyama,Naoyuki; Tateda,Shinya, Thermally conductive molded article and method of making the same.
  72. Tobita,Masayuki; Shimoyama,Naoyuki; Ishigaki,Tsukasa; Kimura,Toru, Thermally conductive polymer molded article and method for producing the same.
  73. Deeter, Timothy L.; Marieb, Thomas; Murray, Daniel; Pantuso, Daniel; Sista, Sarangapani, Thermally coupling electrically decoupling cooling device for integrated circuits.
  74. Khbeis,Michael; Metze,George; Goldsman,Neil; Akturk,Akin, Use of thermally conductive vias to extract heat from microelectronic chips and method of manufacturing.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로