Interconnect via with grown graphitic material
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-027/08
H01L-023/528
H01L-023/522
H01L-023/532
H01L-023/31
H01L-023/48
H01L-021/768
H01L-021/3205
H01L-021/288
H01L-021/285
H01L-021/324
H01L-021/3105
H01L-023/367
H01L-023/373
출원번호
US-0361401
(2016-11-26)
등록번호
US-10256188
(2019-04-09)
발명자
/ 주소
Venugopal, Archana
Cook, Benjamin Stassen
Colombo, Luigi
Doering, Robert Reid
출원인 / 주소
TEXAS INSTRUMENTS INCORPORATED
대리인 / 주소
Ralston, Andrew R.
인용정보
피인용 횟수 :
0인용 특허 :
74
초록▼
An integrated circuit has a substrate and an interconnect region disposed on the substrate. The interconnect region includes a plurality of interconnect levels. Each interconnect level includes interconnects in dielectric material. The integrated circuit includes a graphitic via in the interconnect
An integrated circuit has a substrate and an interconnect region disposed on the substrate. The interconnect region includes a plurality of interconnect levels. Each interconnect level includes interconnects in dielectric material. The integrated circuit includes a graphitic via in the interconnect region. The graphitic via vertically connects a first interconnect in a first interconnect level to a second interconnect in a second, higher, interconnect level. The graphitic via includes a cohered nanoparticle film of nanoparticles in which adjacent nanoparticles cohere to each other, and a layer of graphitic material disposed on the cohered nanoparticle film. The nanoparticles include one or more metals suitable for catalysis of the graphitic material. The cohered nanoparticle film is formed by a method which includes an additive process. The graphitic via is electrically coupled to an active component of the integrated circuit.
대표청구항▼
1. An integrated circuit, comprising: a substrate comprising a semiconductor material;an active component in the substrate;an interconnect region above the substrate;a first electrically conductive member;a second electrically conductive member in the interconnect region above the first electrically
1. An integrated circuit, comprising: a substrate comprising a semiconductor material;an active component in the substrate;an interconnect region above the substrate;a first electrically conductive member;a second electrically conductive member in the interconnect region above the first electrically conductive member; anda graphitic via in the interconnect region, wherein: the graphitic via comprises a cohered nanoparticle film on at least one sidewall of the graphitic via;the cohered nanoparticle film comprises primarily nanoparticles;the nanoparticles comprise a metal suitable for catalysis of graphitic material;the graphitic via comprises a layer of graphitic material on the cohered nanoparticle film;the graphitic via is electrically conductive;the cohered nanoparticle film makes electrical contact to the first electrically conductive member; andthe second electrically conductive member makes electrical contact to: the cohered nanoparticle film; and the layer of graphitic material. 2. The integrated circuit of claim 1, wherein the metal suitable for catalysis of graphitic material is selected from the group consisting of copper, nickel, palladium, platinum, iridium, rhodium, cerium, osmium, molybdenum, and gold. 3. The integrated circuit of claim 1, wherein the graphitic material comprises a material selected from the group consisting of graphite, graphitic carbon, graphene, and/or carbon nanotubes. 4. The integrated circuit of claim 1, wherein the first electrically conductive member is a node of the active component, and the second electrically conductive member is an interconnect in the interconnect region. 5. The integrated circuit of claim 1, wherein the first electrically conductive member is a first interconnect in the interconnect region, and the second electrically conductive member is a second interconnect in the interconnect region. 6. The integrated circuit of claim 1, wherein the first electrically conductive member is a lower winding of an inductor in the interconnect region, and the second electrically conductive member is an upper winding of the inductor. 7. The integrated circuit of claim 1, wherein a length of the graphitic via is at least two times greater than a width of the graphitic via. 8. The integrated circuit of claim 1, wherein the graphitic via is a first graphitic via having a first width, the first graphitic via being in a dielectric layer of the interconnect region, and the integrated circuit further comprises a second graphitic via in the dielectric layer, the second graphitic via having a second width at least two times greater than the first width. 9. The integrated circuit of claim 1, wherein the cohered nanoparticle film is a first cohered nanoparticle film, and the integrated circuit further comprises a thermal routing component comprising a second cohered nanoparticle film, the thermal routing component being selected from the group consisting of a deep trench thermal routing structure, a top level thermal conductivity structure, a high thermal conductivity lateral structure, a high thermal conductivity via, and a high thermal conductivity through-package conduit; wherein: the deep trench thermal routing structure is in the substrate and extends to a boundary between the substrate and the interconnect region;the top level thermal conductivity structure is above the interconnect region;the high thermal conductivity lateral structure is in the interconnect region;the high thermal conductivity via is in the interconnect region; andthe high thermal conductivity through-package conduit is through an encapsulation material over the integrated circuit and extends to the integrated circuit. 10. The integrated circuit of claim 1, wherein the cohered nanoparticle film is essentially free of an organic binder material. 11. The integrated circuit of claim 1, wherein the graphitic material includes multiple layers of graphene. 12. The integrated circuit of claim 1, wherein adjacent nanoparticles are cohered to each other. 13. An integrated circuit, comprising: first and second dielectric layers located over a semiconductor substrate;a first metal interconnect line located within a first dielectric layer located over the substrate;a second metal interconnect line located within a second dielectric layer located over the substrate; anda conductive via comprising a graphitic material located within a third dielectric layer and between the first and second interconnects, wherein the via further comprises a nanoparticle film located between the graphitic material and the first metal interconnect and between the graphitic material and the third dielectric layer. 14. The integrated circuit of claim 13, wherein the nanoparticle film comprises a metal selected from the group consisting of copper, nickel, palladium, platinum, iridium, rhodium, cerium, osmium, molybdenum, and gold. 15. The integrated circuit of claim 13, wherein the graphitic material comprises a plurality of graphene layers. 16. The integrated circuit of claim 13, wherein adjacent nanoparticles are cohered to each other.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (74)
Colgan, Evan George; Gelorme, Jeffrey D.; Sikka, Kamal K.; Toy, Hilton T.; Zitz, Jeffrey Allen, Apparatus and methods for cooling semiconductor integrated circuit package structures.
Bartley, Gerald K.; Johnson, Charles L.; Kelly, III, John E.; Kuczynski, Joseph; Motschman, David R.; Sinha, Arvind K; Splittstoesser, Kevin A.; Tofil, Timothy A., Horizontally aligned graphite nanofibers in etched silicon wafer troughs for enhanced thermal performance.
Lee, Woo Young; Le, Linh; Kong, De; Ervin, Matthew Henderson; Zunino, III, James L.; Fuchs, Brian E., Inkjet-printed flexible electronic components from graphene oxide.
Lim, Jung Ah; Song, Yong-Won; Hong, Jae-Min; Yoo, Dong Youn; Kim, Hee-Suk, Nanoparticles, method of manufacturing nanoparticles, and electronics device including the same.
Rogers, John A.; Kim, Tae Ho; Choi, Won Mook; Kim, Dae Hyeong; Meitl, Matthew; Menard, Etienne; Carlisle, John, Printable, flexible and stretchable diamond for thermal management.
Armbrust, Douglas S.; Clark, William F.; Klaasen, William A.; Motsiff, William T.; Sullivan, Timothy D., Semiconductor chip structures with embedded thermal conductors and a thermal sink disposed over opposing substrate surfaces.
Dimitrakopoulos, Christos D.; Cohen, Guy M.; Gates, Stephen M.; Grill, Alfred; McArdle, Timothy J.; Sung, Chun-yung, Semiconductor chip with graphene based devices in an interconnect structure of the chip.
Pagaila, Reza A.; Lin, Yaojian; Koo, Jun Mo, Semiconductor device and method of embedding bumps formed on semiconductor die into penetrable adhesive layer to reduce die shifting during encapsulation.
Viswanathan, Lakshminarayan; Green, Bruce M.; Hill, Darrell G.; Mahalingam, L M, Semiconductor devices with a thermally conductive layer and methods of their fabrication.
Gauthier ; Jr. Robert J. ; Schepis Dominic J. ; Tonti William R. ; Voldman Steven H., Thermal conductivity enhanced semiconductor structures and fabrication processes.
Khbeis,Michael; Metze,George; Goldsman,Neil; Akturk,Akin, Use of thermally conductive vias to extract heat from microelectronic chips and method of manufacturing.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.