최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기電子工學會論文誌. Journal of the Institute of Electronics Engineers of Korea. SD, 반도체, v.38 no.1 = no.283, 2001년, pp.1 - 12
최진영 (홍익대학교 전자전기컴퓨터공학부) , 송광섭 (홍익대학교 전기공학과)
Based on mixed-mode transient analyses utilizing a 2-dimensional device simulator, we have suggested the methodology to analyze the HBM ESD phenomena in CMOS chips utilizing NMOS transistors for ESD protection, and have analyzes the HBM discharge mechanisms in detail. Also the second breakdown chara...
C. H Diaz, S. M. Kang, and C. Duvvury,'Modeling of electrical overstress in integrated circuit', Kluwer Academic Publishers, 1995
A Amerasekera and C. Duwury, 'ESD in silicon integrated circuits', JOHN WILEY & SONS, 1995
A Amerasekera, W. van den Abeelen, L. van Roozendaal, M. Hannemann, and P. Schofield, 'ESD failure modes: characterization, mechanisms, and process influences,' IEEE Trans. Electron Devices, vol. 39, no. 2, pp. 430-436, Feb. 1992
T. L. Polgreen and A. Chatterjee, 'Improving the ESD failure threshold of silicided nMOS output transistors by ensuring uniform current flow,' IEEE Trans. Electron Devices, vol. 39, no. 2, pp. 379-388, Feb. 1992
A Chatterjee and T. Polgreen, 'A low-voltage triggering SCR for on-chip ESD protection at output and input pads,' IEEE Electron Device Lett., vol. 12, no. 1, pp. 21-22, Jan. 1991
A Chatterjee, T. Polgreen, and A Amerasekera, 'Design and simulation of a 4KV ESD protection circuit for a $0.8{\mu}m$ BiCMOS process,' IEDM Tech. Digest, pp. 913-916, Washington, DC, U.S.A, Dec. 1991
C. Diaz, C. Duwury, and S.-M. Kang, 'Studies of EOS susceptibility in 0.6 urn nMOS ESD I/O protection structures,' EOS/ESD Symposium Proceedings, pp. 83-91, Lake Buena Vista, USA, Sept. 1993
H. Brand and S. Selberherr, 'Two-dimensional simulation of thermal runaway in a nonplanar GTO-thyristor,' IEEE Trans. Electron Devices, vol. 42, no. 12, pp. 2137-2146, Dec. 1995
최진영, 임주섭, '소자 시뮬레이션을 이용한 ESD 보호용 NMOS 트랜지스터의 항복 특성 분석', 전자공학회논문지, 제34권, D편, 제11호, pp. 37-47, 1997년 11월
ATLASII Framework, Version 4.3.0.R, Silvaco International, 1997
A Amerasekera, L. van Roozendaal, J. Bruines, and F. Kuper, 'Characterization and modeling of second breakdown in NMOST's for the extraction of ESD-related process and design parameters,' IEEE Trans. Electron Devices, vol. 38, no. 9, pp. 2161-2168, Sept. 1991
ML-STD-883C Method 3015.7, DOD, 1989
B. Krabbenborg, R. Beltman, P. Wolbert, and T. Mouthaan 'Physics of electro-thermal effects in ESD protection devices,' EOS/ESD Symposium Proceedings, pp. 98-103, Las Vegas, USA, Sept. 1991
C. Russ, H. Gieser, and K Verhaege, 'ESD protection elements during HBM stress tests -Further numerical and experimental results,' EOS/ESD Symposium Proceedings, pp. 96-105, Las Vegas, USA, Sept. 1994
해당 논문의 주제분야에서 활용도가 높은 상위 5개 콘텐츠를 보여줍니다.
더보기 버튼을 클릭하시면 더 많은 관련자료를 살펴볼 수 있습니다.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.