최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기Microelectronics reliability, v.55 no.9/10, 2015년, pp.1464 - 1470
Eriguchi, K. , Ono, K.
Plasma process-Induced Damage (PID) is one of the critical issues in designing Metal-Oxide-Semiconductor Field-Effect Transistors (MOSFETs), because PID is believed to enhance reliability degradation and the variability. This paper presents how PID impacts on the variability and reliability characte...
SIA 2012 The International Technology Roadmap for Semiconductors, 2012 Update
J. Phys. D Eriguchi 41 2 024002 2008 10.1088/0022-3727/41/2/024002 Quantitative and comparative characterizations of plasma process-induced damage in advanced metal-oxide-semiconductor devices
Jpn. J. Appl. Phys. Yabumoto 20 5 893 1981 10.1143/JJAP.20.893 Surface damage on Si substrates caused by reactive sputter etching
Mater. Sci. Eng. B Oehrlein 4 1-4 441 1989 10.1016/0921-5107(89)90284-5 Dry etching damage of silicon: a review
J. Vac. Sci. Technol. Vitale B21 5 2205 2003 10.1116/1.1609474 Reduction of silicon recess caused by plasma oxidation during high-density plasma polysilicon gate etching
Jpn. J. Appl. Phys. Ohchi 47 7 5324 2008 10.1143/JJAP.47.5324 Reducing damage to Si substrates during gate etching processes
IEEE Electron Device Lett. Eriguchi 30 7 712 2009 10.1109/LED.2009.2022347 Effects of plasma-induced Si recess structure on n-MOSFET performance degradation
IEEE Electron Device Lett. Eriguchi 30 12 1275 2009 10.1109/LED.2009.2033726 Plasma-induced defect-site generation in Si substrate and its impact on performance degradation in scaled MOSFETs
Cheung 2001 Plasma Charging Damage
J. Appl. Phys. Awadelkarim 79 1 517 1996 10.1063/1.360860 Plasma-charging damage to gate SiO2 and SiO2/Si interfaces in submicron n-channel transistors: latent defects and passivation/depassivation of defects by hydrogen
J. Vac. Sci. Technol. B Martin 27 426 2009 10.1116/1.3054356 Review on the reliability characterization of plasma-induced damage
Krishnan 302 1998 Proc. Int. Rel. Phys. Symp Antenna protection strategy for ultra-thin gate MOSFETs
Hook 30 2000 A circuit model for evaluating plasma-induced charging damage in bulk and SOI technologies
IEEE Electron Device Lett. Tzeng 22 11 527 2001 10.1109/55.962652 Plasma charging damage on MOS devices with gate insulator of high-dielectric constant material
Young 67 2007 Comparison of plasma-induced damage in SiO2/TiN and HfO2/TiN gate stacks
Jpn. J. Appl. Phys. Eriguchi 47 4 2369 2008 10.1143/JJAP.47.2369 Comparative study of plasma source-dependent charging polarity in metal-oxide-semiconductor field effect transistors with high-k and SiO2 gate dielectrics
IEEE J. Solid State Circuits Bowman 37 2 183 2002 10.1109/4.982424 Impact of die-to-die and within-die parameter fluctuations on the maximum clock frequency distribution for gigascale integration
IEEE Trans. Device Mater. Reliab. Rauch 7 4 524 2007 10.1109/TDMR.2007.910437 Review and reexamination of reliability effects related to NBTI-induced statistical variations
IEEE Electron Device Lett. Kaczer 31 5 411 2010 10.1109/LED.2010.2044014 Statistics of multiple trapped charges in the gate oxide of deeply scaled MOSFET devices - application to NBTI
Jpn. J. Appl. Phys. Eriguchi 49 04DA18 2010 10.1143/JJAP.49.04DA18 Comprehensive modeling of threshold voltage variability induced by plasma damage in advanced metal-oxide-semiconductor field-effect transistors
Jpn. J. Appl. Phys. Eriguchi 49 056203 2010 10.1143/JJAP.49.056203 Model for bias frequency effects on plasma-damaged layer formation in Si substrates
Thin Solid Films Kamei 518 3469 2010 10.1016/j.tsf.2009.11.042 Bias frequency dependence of pn junction charging damage induced by plasma processing
IEDM Tech. Dig. Eriguchi 443 2008 A new framework for performance prediction of advanced MOSFETs with plasma-induced recess structure and latent defect site
J. Appl. Phys. Ohta 104 7 073302 2008 10.1063/1.2990070 An interatomic potential model for molecular dynamics simulation of silicon etching by Br+-containing plasmas
Jpn. J. Appl. Phys. Ohta 48 020225 2009 10.1143/JJAP.48.020225 An improvement of Stillinger-Weber interatomic potential model for reactive ion etching simulations
J. Vac. Sci. Technol. Ohta A19 5 2373 2001 10.1116/1.1385906 Molecular dynamics simulation of silicon and silicon dioxide etching by energetic halogen beams
Thin Solid Films Matsuda 518 13 3481 2010 10.1016/j.tsf.2009.11.044 Modeling of ion-bombardment damage on Si surfaces for in-line analysis
ECS J. Solid State Sci. Technol. Nakakubo 4 6 N5077 2015 10.1149/2.0121506jss Characterization of plasma process-induced latent defects in surface and interface layer of Si substrate
J. Vac. Sci. Technol. Eriguchi A29 4 041303 2011 10.1116/1.3598382 Modeling of plasma-induced damage and its impacts on parameter variations in advanced electronic devices
IEEE J. Solid State Circuits Narendra 39 2 501 2004 10.1109/JSSC.2003.821776 Full-chip subthreshold leakage power prediction and reduction techniques for sub-0.18-μm CMOS
Matsuda 181 2012 Three-dimensional parameter mapping of annealing process for HBr/O2-plasma-induced damages in Si substrates
Nakakubo 2012 AVS 59th International Symposium & Exhibition Detailed analysis of Si substrate damage induced by HBr/O2- and H2-plasma etching and the recovery process designs
Fukasawa 133 2014 Proc. Symp. Dry Process Systematic comparison of various analytical techniques for evaluating plasma-induced damage recovery
Maly 86 1996 Proc. Int. Symp. Defect and Fault Tolerance in VLSI Systems Detection of an antenna effect in VLSI designs
Maly 557 1998 Proc. Conf. Design, Automation and Test in Europe Design-manufacturing interface: Part II - applications
Shirota 601 1998 Proc. IEEE Custom Integrated Circuits Conference A new router for reducing “antenna effect” in ASIC design
Shukla 158 2003 Proc. Int. Symp. Plasma Process-Induced Damage Automated antenna detection and correction methodology in VLSI designs
IBM J. Res. Dev. Meindl 46 245 2002 10.1147/rd.462.0245 Interconnect opportunities for gigascale integration
IEEE Trans. Electron Devices Davis 45 3 580 1998 10.1109/16.661219 A stochastic wire-length distribution for gigascale integration (GSI). I. Derivation and validation
Appl. Phys. Express Putra 2 2 024501 2009 10.1143/APEX.2.024501 Random threshold voltage variability induced by gate-edge fluctuations in nanoscale metal-oxide-semiconductor field-effect transistors
IEEE Electron Device Lett. Fukutome 31 3 240 2010 10.1109/LED.2009.2039022 Effects of gate line width roughness on threshold-voltage fluctuation among short-channel transistors at high drain voltage
IEDM Tech. Dig. Takeuchi 841 1997 Channel engineering for the reduction of random-dopant-placement-induced threshold voltage fluctuation
Auth 131 2012 A 22nm high performance and low-power cmos technology featuring fully-depleted tri-gate transistors, self-aligned contacts and high density MIM capacitors
Nature Ferain 479 7373 310 2011 10.1038/nature10676 Multigate transistors as the future of classical metal-oxide-semiconductor field-effect transistors
Jpn. J. Appl. Phys. Eriguchi 53 3S2 03DE02 2014 10.7567/JJAP.53.03DE02 Effects of straggling of incident ions on plasma-induced damage creation in “fin”-type field-effect transistors
Eriguchi 1 2014 A new aspect of plasma-induced physical damage in three-dimensional scaled structures - sidewall damage by stochastic straggling and sputtering
Eriguchi 1 2011 A new prediction model for effects of plasma-induced damage on parameter variations in advanced LSIs
Jpn. J. Appl. Phys. Kamei 53 3S2 03DF02 2014 10.7567/JJAP.53.03DF02 Effects of plasma-induced charging damage on random telegraph noise in metal-oxide-semiconductor field-effect transistors with SiO2 and high-k gate dielectrics
Kamei 43 2014 IEEE Int. Integrated Reliability Workshop Final Report TDDB lifetime enhancement of high-k MOSFETs damaged by plasma processing-conflicting results in plasma charging damage evaluation
IEEE Trans. Electron Devices Eriguchi 45 1 160 1998 10.1109/16.658825 Correlation between two time-dependent dielectric breakdown measurements for the gate oxides damaged by plasma processing
J. Appl. Phys. Eriguchi 87 4 1990 2000 10.1063/1.372125 Effects of strained layer near SiO2-Si interface on electrical characteristics of ultrathin gate oxides
J. Appl. Mech. Trans. ASME Miner 12 3 A159 1945 10.1115/1.4009458 Cumulative damage in fatigue
*원문 PDF 파일 및 링크정보가 존재하지 않을 경우 KISTI DDS 시스템에서 제공하는 원문복사서비스를 사용할 수 있습니다.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.