IPC분류정보
국가/구분 |
United States(US) Patent
공개
|
국제특허분류(IPC7판) |
|
출원번호 |
16381956
(2019-04-11)
|
공개번호 |
20190317582
(2019-10-17)
|
발명자
/ 주소 |
- Nayak, Anup
- Rajesh, Karri
- Vispute, Hemant P.
- Khamesra, Arun
|
출원인 / 주소 |
- Cypress Semiconductor Corporation
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
0 |
초록
▼
A device includes a USB-C controller instantiated as a first integrated circuit that includes a first set of host terminals coupled to host controllers and a second set of terminals coupled to sets of D+/D− terminals of a type-C receptacle. A D+/D− multiplexer is to selectively couple the first set
A device includes a USB-C controller instantiated as a first integrated circuit that includes a first set of host terminals coupled to host controllers and a second set of terminals coupled to sets of D+/D− terminals of a type-C receptacle. A D+/D− multiplexer is to selectively couple the first set of host terminals to the second set of terminals. An electrostatic discharge (ESD) protection circuit is coupled between the D+/D− multiplexer and the second set of terminals. A charger detector circuit is coupled between a positive data system terminal and a negative data system terminal of the first set of terminals, the charger detector circuit to detect whether the second set of terminals is coupled to a USB charger through the type-C receptacle.
대표청구항
▼
1-20. (canceled) 21. A USB-C controller comprising: a first set of terminals to be coupled to a host controller, the first set of terminals comprising a positive data system terminal and a negative data system terminal;a second set of terminals to be coupled to sets of D+/D− terminals of a type-C re
1-20. (canceled) 21. A USB-C controller comprising: a first set of terminals to be coupled to a host controller, the first set of terminals comprising a positive data system terminal and a negative data system terminal;a second set of terminals to be coupled to sets of D+/D− terminals of a type-C receptacle;a multiplexer to selectively couple the first set of terminals to the second set of terminals; anda charger detector circuit coupled between the positive data system terminal and the negative data system terminal of the first set of terminals, the charger detector circuit to detect whether the second set of terminals is coupled to a USB charger through the type-C receptacle;wherein the USB-C controller is instantiated as an integrated circuit (IC) chip. 22. The USB-C controller of claim 21, wherein the second set of terminals comprises first and second positive data terminals coupled to corresponding D+ terminals of the type-C receptacle and first and second negative data terminals coupled to corresponding D− terminals of the type-C receptacle. 23. The USB-C controller of claim 22, wherein the multiplexer is to couple: the positive data system terminal to one of the first and second positive data terminals; andthe negative data system terminal to one of the first and second negative data terminals. 24. The USB-C controller of claim 21, wherein the first set of terminals is associated with a first connection of a single USB port, and wherein the second set of terminals is associated with a second connection of the single USB port. 25. The USB-C controller of claim 21, wherein the charger detector circuit is further coupled between a data transmitter terminal and a data receiver terminal of the first set of terminals, the charger detector circuit further to detect whether the second set of terminals is coupled to a second USB charger through the type-C receptacle. 26. The USB-C controller of claim 21, further comprising: a first electrostatic discharge (ESD) protection circuit coupled between the multiplexer and the first set of terminals; anda second ESD protection circuit coupled between the multiplexer and the second set of terminals. 27. The USB-C controller of claim 21, wherein the first set of terminals comprises a set of Universal Asynchronous Receiver-Transmitter (UART) terminals. 28. The USB-C controller of claim 21, wherein the multiplexer is controlled to provide flip correction based on a configuration channel (CC) signal. 29. The USB-C controller of claim 21, wherein the charger detector circuit includes a first switch coupled to the positive data system terminal and a second switch coupled to the negative data system terminal, the first switch and the second switch controllable by first logic to disconnect the charger detector circuit during high-speed data transfer. 30. The USB-C controller of claim 21, wherein the USB-C controller further comprises a charge pump coupled to gates of metal-oxide-semiconductor field-effect transistors (MOSFETs) of the multiplexer, wherein the charge pump is to drive the MOSFETs to operate such that each MOSFET exhibits less than seven-ohm resistance. 31. A system comprising: a Universal Serial Bus (USB) host controller;a host controller;a USB type-C receptacle; anda USB-C controller instantiated as an integrated circuit (IC) chip, wherein the USB-C controller is coupled to the USB type-C receptacle, to the USB host controller, and to the host controller, and wherein the USB-C controller comprises: a first set of first terminals coupled to the USB host controller, the first set of terminals comprising a positive data system terminal and a negative data system terminal;a second set of terminals coupled to the host controller;a third set of terminals coupled to sets of D+/D− terminals of the USB type-C receptacle;a multiplexer to selectively couple the first and second sets of terminals to the third set of terminals; anda charger detector circuit coupled between the positive data system terminal and the negative data system terminal of the first set of terminals, the charger detector circuit to detect whether the third set of terminals is coupled to a USB charger through the type-C receptacle. 32. The system of claim 31, wherein the third set of terminals comprises first and second positive data terminals coupled to corresponding D+ terminals of the type-C receptacle and first and second negative data terminals coupled to corresponding D− terminals of the type-C receptacle. 33. The system of claim 32, wherein the multiplexer is to couple: the positive data system terminal to one of the first and second positive data terminals; andthe negative data system terminal to one of the first and second negative data terminals. 34. The system of claim 32, wherein the second set of terminals comprises a data transmitter terminal and data receiver terminal, and wherein the multiplexer is to couple: the data transmitter terminal to one of the first and second positive data terminals; andthe data receiver terminal to one of the first and second negative data terminals. 35. The system of claim 31, wherein the first set of terminals is associated with a first connection of a single USB port, and wherein the second set of terminals is associated with a second connection of the single USB port. 36. The system of claim 31, further comprising: a first electrostatic discharge (ESD) protection circuit coupled between the multiplexer and the first and second sets of terminals; anda second ESD protection circuit coupled between the multiplexer and the third set of terminals. 37. The system of claim 31, wherein the first set of terminals comprises a set of Universal Asynchronous Receiver-Transmitter (UART) terminals. 38. The system of claim 31, wherein the multiplexer is controlled to provide flip correction based on a configuration channel (CC) signal. 39. The system of claim 31, wherein the charger detector circuit includes a first switch coupled to the positive data system terminal and a second switch coupled to the negative data system terminal, the first switch and the second switch controllable by first logic to disconnect the charger detector circuit during high-speed data transfer. 40. A method comprising: operating a USB-C controller instantiated as an integrated circuit (IC) chip, wherein the USB-C controller comprises a multiplexer and a charger detector circuit, and wherein operating the USB-C controller comprises: selectively coupling, by the multiplexer, a first set of terminals to a second set of terminals, wherein the first set of terminals are coupled to a host controller and the second set of terminals are coupled to sets of D+/D− terminals of a type-C receptacle; anddetecting, by the charger detector circuit, whether the second set of terminals are coupled to a USB charger through the type-C receptacle, wherein the charger detector circuit is coupled between a positive data system terminal and a negative data system terminal of the first set of terminals.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.