ADVANCED ETCHING TECHNOLOGIES FOR STRAIGHT, TALL AND UNIFORM FINS ACROSS MULTIPLE FIN PITCH STRUCTURES
원문보기
IPC분류정보
국가/구분
United States(US) Patent
공개
국제특허분류(IPC7판)
H01L-021/3065
H01L-021/308
H01L-021/311
H01L-029/66
H01L-021/324
H01L-029/06
출원번호
17164230
(2021-02-01)
공개번호
20210183658
(2021-06-17)
발명자
/ 주소
AMBATI, Muralidhar S.
JHAVERI, Ritesh
KIM, Moosung
출원인 / 주소
AMBATI, Muralidhar S.
인용정보
피인용 횟수 :
0인용 특허 :
0
초록▼
Embodiments of the invention describe semiconductor devices with high aspect ratio fins and methods for forming such devices. According to an embodiment, the semiconductor device comprises one or more nested fins and one or more isolated fins. According to an embodiment, a patterned hard mask compri
Embodiments of the invention describe semiconductor devices with high aspect ratio fins and methods for forming such devices. According to an embodiment, the semiconductor device comprises one or more nested fins and one or more isolated fins. According to an embodiment, a patterned hard mask comprising one or more isolated features and one or more nested features is formed with a hard mask etching process. A first substrate etching process forms isolated and nested fins in the substrate by transferring the pattern of the nested and isolated features of the hard mask into the substrate to a first depth. A second etching process is used to etch through the substrate to a second depth. According to embodiments of the invention, the first etching process utilizes an etching chemistry comprising HBr, O2 and CF4, and the second etching process utilizes an etching chemistry comprising Cl2, Ar, and CH4.
대표청구항▼
1. A semiconductor structure, comprising: a substrate;a nested grouping of fins extending from the substrate, the nested grouping of fins comprising: a first fin having a top and laterally opposite sidewalls and having a height to width aspect ratio;a second fin having a top and laterally opposite s
1. A semiconductor structure, comprising: a substrate;a nested grouping of fins extending from the substrate, the nested grouping of fins comprising: a first fin having a top and laterally opposite sidewalls and having a height to width aspect ratio;a second fin having a top and laterally opposite sidewalls and having the height to width aspect ratio;a third fin having a top and laterally opposite sidewalls and having the height to width aspect ratio, wherein the third fin is laterally directly adjacent the second fin at a first spacing, and wherein the second fin is laterally directly adjacent the first fin at the first spacing; andan isolated fin extending from the substrate, the isolated fin having the height to width aspect ratio, and the isolated fin laterally directly adjacent the first fin at a second spacing greater than 1.5 times the first spacing. 2. The semiconductor structure of claim 1, wherein the first spacing is 42 nm or less. 3. The semiconductor structure of claim 1, wherein a height of the fins is 150 nm or greater. 4. The semiconductor structure of claim 1, wherein a shape of the fins is substantially rectangular. 5. The semiconductor structure of claim 1, further comprising: a second nested grouping of fins extending from the substrate, the second nested grouping of fins, comprising: a fourth fin having a top and laterally opposite sidewalls and having the height to width aspect ratio;a fifth fin having a top and laterally opposite sidewalls and having the height to width aspect ratio; anda sixth fin having a top and laterally opposite sidewalls and having the height to width aspect ratio, wherein the sixth fin is laterally directly adjacent the fifth fin at the first spacing, and wherein the fifth fin is laterally directly adjacent the fourth fin at the first spacing. 6. The semiconductor structure of claim 5, wherein the isolated fin is laterally directly adjacent to the sixth fin at a third spacing greater than 1.5 times the first spacing. 7. The semiconductor structure of claim 6, wherein the third spacing is different than the second spacing. 8. The semiconductor structure of claim 7, wherein the third spacing is greater than the second spacing. 9. The semiconductor structure of claim 7, wherein the third spacing is less than the second spacing. 10. The semiconductor structure of claim 6, wherein the third spacing is equal to the second spacing. 11. The semiconductor structure of claim 5, wherein a number of fins in the second nested grouping of fins is different than a number of fins in the nested grouping of fins. 12. The semiconductor structure of claim 5, wherein a number of fins in the second nested grouping of fins is equal to a number of fins in the nested grouping of fins. 13. The semiconductor structure of claim 1, further comprising: a dielectric layer over top and laterally opposite sidewalls of the first fin, the second fin, the third fin, and the isolated fin. 14. The semiconductor structure of claim 13, further comprising: a first gate metal over the top and laterally opposite sidewalls of the first fin, the second fin, and the third fin; anda second gate metal over the top and laterally opposite sidewalls of the isolated fin. 15. The semiconductor structure of claim 14, wherein the first gate metal is electrically isolated from the second gate metal. 16. A computing device, comprising: a board;a processor electrically and physically coupled to the board, wherein the processor comprises: a substrate;a nested grouping of fins extending from the substrate, the nested grouping of fins comprising:a first fin having a top and laterally opposite sidewalls and having a height to width aspect ratio;a second fin having a top and laterally opposite sidewalls and having the height to width aspect ratio;a third fin having a top and laterally opposite sidewalls and having the height to width aspect ratio, wherein the third fin is laterally directly adjacent the second fin at a first spacing, and wherein the second fin is laterally directly adjacent the first fin at the first spacing; andan isolated fin extending from the substrate, the isolated fin having the height to width aspect ratio, and the isolated fin laterally directly adjacent the first fin at a second spacing greater than 1.5 times the first spacing. 17. The computing device of claim 16, further comprising: a dielectric layer over top and laterally opposite sidewalls of the first fin, the second fin, the third fin, and the isolated fin. 18. The computing device of claim 17, further comprising: a first gate metal over the top and laterally opposite sidewalls of the first fin, the second fin, and the third fin; anda second gate metal over the top and laterally opposite sidewalls of the isolated fin. 19. The computing device of claim 18, further comprising: a second nested grouping of fins extending from the substrate, the second nested grouping of fins, comprising: a fourth fin having a top and laterally opposite sidewalls and having the height to width aspect ratio;a fifth fin having a top and laterally opposite sidewalls and having the height to width aspect ratio; anda sixth fin having a top and laterally opposite sidewalls and having the height to width aspect ratio, wherein the sixth fin is laterally directly adjacent the fifth fin at the first spacing, and wherein the fifth fin is laterally directly adjacent the fourth fin at the first spacing. 20. The computing device of claim 19, wherein the isolated fin is laterally directly adjacent to the sixth fin at a third spacing greater than 1.5 times the first spacing.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.