IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
UP-0454426
(2006-06-14)
|
등록번호 |
US-7705647
(2010-05-20)
|
발명자
/ 주소 |
- Dai, Liang
- Nguyen, Lam V.
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
9 인용 특허 :
13 |
초록
▼
A duty cycle correction circuit capable of generating a clock signal having good (e.g., approximately 50%) duty cycle is described. The duty cycle correction circuit includes a clock deskew circuit and a duty cycle detection circuit. The clock deskew circuit receives an input clock signal that may h
A duty cycle correction circuit capable of generating a clock signal having good (e.g., approximately 50%) duty cycle is described. The duty cycle correction circuit includes a clock deskew circuit and a duty cycle detection circuit. The clock deskew circuit receives an input clock signal that may have poor duty cycle, adjusts the input clock signal based on a control, and provides an output clock signal having an adjustable duty cycle. The duty cycle detection circuit detects error in the duty cycle of the output clock signal and generates the control in response to the detected error in the duty cycle. The clock deskew circuit and the duty cycle detection circuit implement a feedback loop that senses error in the duty cycle of the output clock signal and feeds back the control to correct the duty cycle error.
대표청구항
▼
What is claimed is: 1. A device comprising: a first circuit configured to adjust duty cycle of an input clock signal based on a common control voltage and provide an output clock signal having adjustable duty cycle; and a second circuit configured to detect error in the duty cycle of the output clo
What is claimed is: 1. A device comprising: a first circuit configured to adjust duty cycle of an input clock signal based on a common control voltage and provide an output clock signal having adjustable duty cycle; and a second circuit configured to detect error in the duty cycle of the output clock signal and to generate the common control voltage in response to the detected error in the duty cycle; wherein the first circuit comprises a first inverter and a second inverter configured to adjust the duty cycle of the input clock signal, a pull-up transistor coupled to the first inverter and configured to adjust rising edge slew rate of the first inverter based on a first control voltage, and a pull-down transistor coupled to the first inverter and configured to adjust falling edge slew rate of the first inverter based on a second control voltage; and the second circuit comprises a control generator configured to generate the first and second control voltages as level shifted versions of the common control voltage, the first control voltage being lower than the second control voltage. 2. A device comprising: a first circuit configured to adjust duty cycle of an input clock signal based on a common control voltage and provide an output clock signal having adjustable duty cycle; and a second circuit configured to detect error in the duty cycle of the output clock signal and to generate the common control voltage in response to the detected error in the duty cycle; wherein the first circuit comprises: a first inverter and a second inverter configured to adjust the duty cycle of the input clock signal, a pull-up transistor coupled to the first inverter and configured to adjust rising edge slew rate of the first inverter, a pull-down transistor coupled to the second inverter and configured to adjust falling edge slew rate of the second inverter, and an output circuit coupled to the first and second inverters and configured to generate an output signal having adjustable duty cycle. 3. The device of claim 2, wherein the pull-up transistor receives a first control voltage and the pull-down transistor receives a second control voltage, and wherein the first and second control voltages are level shifted versions of the common control voltage. 4. The device of claim 2, wherein the first inverter and the pull-up transistor comprise three stacked transistors coupled between a power supply voltage and circuit ground, and wherein the second inverter and the pull-down transistor comprise three stacked transistors coupled between the power supply voltage and circuit ground. 5. A device comprising: a first circuit configured to adjust duty cycle of an input clock signal based on a control and provide an output clock signal having adjustable duty cycle; and a second circuit configured to detect error in the duty cycle of the output clock signal and to generate the control in response to the detected error in the duty cycle; wherein the first circuit includes a first inverter and a second inverter configured to adjust the duty cycle of the input clock signal; and wherein the second circuit comprises a first capacitor configured to provide a voltage indicative of the error in the duty cycle of the output clock signal, a first current source configured to provide a charging current for the first capacitor, a second current source configured to provide a discharging current for the first capacitor, a first switch coupled between the first current source and the first capacitor and configured to receive the output clock signal, and wherein the first capacitor is coupled in parallel with the second current source, a second capacitor, a third current source coupled in parallel with the second capacitor, and a second switch coupled between the first current source and the third current source and configured to receive an inverted output clock signal. 6. The device of claim 5, wherein the second circuit further comprises a buffer having an input coupled to the first capacitor and an output coupled to the second capacitor. 7. An integrated circuit comprising: a first circuit configured to adjust duty cycle of air input clock signal based on a control and provide an output clock signal having adjustable duty cycle; and a second circuit configured to detect error in the duty cycle of the output clock signal and to generate the control in response to the detected error in the duty cycle; wherein the first circuit includes a first inverter and a second inverter configured to adjust the duty cycle of the input clock signal; and wherein the second circuit comprises: a first capaciter configured to provide a voltage indicative of the error in the duty cycle of the output clock signal, a first current source configured to provide a charging current for the first capacitor, and a second current source configured to provide a discharging current for the first capacitor, a second capacitor, a third current source coupled in parallel with the second capacitor, a first switch coupled between the first current source and the first capacitor and configured to receive the output clock signal, and a second switch coupled between the first current source and the second capacitor and configured to receive an inverted output clock signal, and wherein the first capacitor is coupled in parallel with the second current source. 8. The integrated circuit of claim 7, wherein the first circuit further comprises a pull-up transistor coupled to the first inverter and configured to adjust rising edge slew rate of the first inverter. 9. The integrated circuit of claim 7, wherein the first circuit further comprises a pull-down transistor coupled to the first inverter and configured to adjust falling edge slew rate of the first inverter. 10. The integrated circuit of claim 7, wherein the first and second circuits are implemented with N-channel field effect transistors (N-FETs) and P-channel field effect transistors (P-FETs). 11. The integrated circuit of claim 7, wherein the first capacitor is implemented with at least one field effect transistor (FET). 12. A wireless device comprising: the integrated circuit of claim 7; and a clock generator configured to generate the input clock signal. 13. The integrated circuit of claim 7, wherein the first inverter is coupled to at least one of (a) a pull-up transistor and (b) a pull-down transistor, and the second inverter is coupled to at least one of (a) a pull-up transistor and (b) a pull-down transistor 14. A method comprising: adjusting duty cycle if an input clock signal based on a control to generate an output clock signal having adjustable duty cycle; detecting error in the duty cycle of the output clock signal; and generating the control in response to the detected error in the duty cycle, wherein adjusting the duty cycle of the input clock signal includes adjusting rising edge slew rate or falling edge slew rate of a first inverter and a second inverter, and wherein detecting error in the duty cycle of the output clock signal comprises: charging a first capacitor with a charging current for a first logic level of the output clock signal; discharging the first capacitor with a discharging current for a second logic level of the output clock signal; charging a second capacitor with a charging current for the second logic level of the output clock signal; and discharging the second capacitor with a discharging current for the first logic level of the output clock signal. 15. An apparatus comprising: means for adjusting duty cycle of an input clock signal based on a control to generate an output clock signal having adjustable duty cycle; means for detecting error in the duty cycle of the output clock signal; and means for generating the control in response to the detected error in the duty cycle, wherein the adjusting means includes: (1) means for adjusting rising edge slew rate of a first inverter, or means for adjusting falling edge slew rate of a first inverter, and (2) means for adjusting rising edge slew rate of a second inverter, or means for adjusting falling edge slew rate of a second inverter, and wherein means for detecting error in the duty cycle of the output clock signal comprises: means for charging a capacitor with a charging current for a first logic level of the output clock signal; means for discharging the capacitor with a discharging current for a second logic level of the output clock signal; means for charging a second capacitor with a charging current for the second logic level of the output clock signal; and means for discharging the second capacitor with a discharging current for the first logic level of the output clock signal. 16. A wireless device comprising: a clock generator configured to generate an input clock signal; and at least one duty cycle correction circuit, each duty cycle correction circuit configured to: receive the input clock signal, adjust duty cycle of the input clock signal based on a control to generate an output clock signal having adjustable duty cycle, detect error in the duty cycle of the output clock signal, and generate the control in response to the detected error in the duty cycle, wherein adjusting the duty cycle includes adjusting rising edge slew rate or falling edge slew rate of a first inverter and a second inverter, and wherein each duty cycle correction circuit configured to detect error in the duty cycle of the output clock signal is further configured to: charge a first capacitor with a charging current for a first logic level of the output clock signal; discharge the first capacitor with a discharging current for a second logic level of the output clock signal; charge a second capacitor with a charging current for the second logic level of the output clock signal; and discharge the second capacitor with a discharging current for the first logic level of the output clock signal. 17. The wireless device of claim 10, further comprising: a digital signal processor (DSP) core comprising the at least one duty cycle correction circuit. 18. The wireless device of claim 10, further comprising: a processor core comprising the at least one duty cycle correction circuit.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.