IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
UP-0463685
(2009-05-11)
|
등록번호 |
US-7786803
(2010-09-20)
|
발명자
/ 주소 |
- Willassen, Trygve
- Martinussen, Tore
|
출원인 / 주소 |
|
대리인 / 주소 |
Knobbe Martens Olson & Bear LLP
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
8 |
초록
▼
Apparatus and methods provide an operational transconductance amplifier (OTA) with one or more self-biased cascode current mirrors. Applicable topologies include a current-mirror OTA and a folded-cascode OTA. In one embodiment, the self-biasing cascode current mirror is an optional aspect of the fol
Apparatus and methods provide an operational transconductance amplifier (OTA) with one or more self-biased cascode current mirrors. Applicable topologies include a current-mirror OTA and a folded-cascode OTA. In one embodiment, the self-biasing cascode current mirror is an optional aspect of the folded-cascode OTA. The self-biasing can advantageous reduce the number of biasing circuits used, which can save chip area and cost. One embodiment includes an input differential pair of a current-mirror OTA.
대표청구항
▼
We claim: 1. An apparatus for amplifying a signal, the apparatus comprising: a differential input circuit with at least a first transistor having a gate terminal, a source terminal, and a drain terminal, wherein the gate terminal of the first transistor is coupled to a terminal for an inverting inp
We claim: 1. An apparatus for amplifying a signal, the apparatus comprising: a differential input circuit with at least a first transistor having a gate terminal, a source terminal, and a drain terminal, wherein the gate terminal of the first transistor is coupled to a terminal for an inverting input and a second transistor having a gate terminal, a source terminal, and a drain terminal, wherein the gate terminal of the second transistor is coupled to a terminal for a non-inverting input, wherein the source terminal of the first transistor and the source terminal of the second transistor are coupled to each other; a plurality of transistors coupled to the differential input circuit, wherein the plurality of transistors are configured to generate a first current for an output node and a second current for a cascode current mirror circuit, the plurality of transistors comprising: a third transistor having a gate terminal, a source terminal, and a drain terminal, wherein the gate terminal is coupled to a first voltage reference for biasing, wherein the source terminal is coupled to the drain terminal of the second transistor, and wherein the drain terminal is coupled to the cascode current mirror circuit; a fourth transistor having a gate terminal, a source terminal, and a drain terminal, wherein the gate terminal is coupled to the first voltage reference for biasing, wherein the source terminal is coupled to the drain terminal of the first transistor, and wherein the drain terminal is coupled to the cascode current mirror circuit and to the output node; a fifth transistor having a gate terminal, a source terminal, and a drain terminal, wherein the gate terminal is coupled to the first voltage reference for biasing, wherein the source terminal is coupled to a second voltage reference for power, and wherein the drain terminal is coupled to the source terminal of the third transistor and to the drain terminal of second transistor; and a sixth transistor having a gate terminal, a source terminal, and a drain terminal, wherein the gate terminal is coupled to the first voltage reference for biasing, wherein the source terminal is coupled to the second voltage reference for power, and wherein the drain terminal is coupled to the source terminal of the fourth transistor and to the drain terminal of first transistor; wherein the third and fourth transistors have a voltage threshold that is lower than a voltage threshold of the fifth and sixth transistors; and the cascode current mirror circuit coupled to the plurality of transistors and to the output node, wherein the cascode current mirror circuit is configured to pass the second current of the plurality of transistors, wherein the cascode current mirror circuit is configured to generate a mirrored current of the second current for the output node. 2. The apparatus of claim 1, wherein the transistors of the differential input circuit and the cascode current mirror circuit comprise NMOS, and the transistors of the plurality of transistors comprise PMOS. 3. The apparatus of claim 1, wherein the transistors of the differential input circuit and the cascode current mirror circuit comprise PMOS, and the transistors of the plurality of transistors comprise NMOS.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.