$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

I-Q mismatch calibration and method 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H03C-001/62
출원번호 US-0259178 (2008-10-27)
등록번호 US-8615205 (2013-12-24)
발명자 / 주소
  • Choksi, Ojas M.
  • Bossu, Frederic
출원인 / 주소
  • Qualcomm Incorporated
대리인 / 주소
    Beladi, S. Hossain
인용정보 피인용 횟수 : 3  인용 특허 : 81

초록

Techniques are provided for reducing mismatch between the in-phase (I) and quadrature (Q) channels of a communications transmitter or receiver. In an exemplary embodiment, separate voltages are applied to bias the gates or bulks of the transistors in a mixer of the I channel versus a mixer of the Q

대표청구항

1. An apparatus comprising: an in-phase (I) signal path and a quadrature (Q) signal path, the I signal path having at least one I bias voltage or I bias current and at least one I local oscillator signal input, and the Q signal path having at least one corresponding Q bias voltage or Q bias current

이 특허에 인용된 특허 (81)

  1. Koh, Kwang Jin; Yu, Hyun Kyu, Active quadrature signal generator using load having low-pass and high-pass filter characteristics.
  2. Bossu, Frederic; Segoria, Anthony Francis, Adjustable duty cycle circuit.
  3. Kielmeyer ; Jr. Ronald F. (Tempe AZ), Analog frequency divider utilizing two amplifiers and a LC resonant circuit.
  4. Lin,Tsung Hsien, Analog open-loop VCO calibration method.
  5. Sorrells, David F.; Bultman, Michael J.; Cook, Robert W.; Looke, Richard C.; Moses, Jr., Charley D.; Rawlins, Gregory S.; Rawlins, Michael W., Apparatus and method of differential IQ frequency up-conversion.
  6. Adishian David (Palos Verdes Estates CA) Silverman Ira J. (Northridge CA), Bellows valve.
  7. Dunham Peter C. (Framingham MA), Brightness control for flat panel display.
  8. McAdams Hugh P. (Houston TX), CMOS sense amplifier with isolated sensing nodes.
  9. Sivilotti Massimo (Encinitas CA) Mead Carver A. (Pasadena CA), CMOS single phase registers.
  10. Chen Dao-Long (Fort Collins CO), Circuit and method for generating a clock signal.
  11. Gschier, Tony, Circuit arrangement for generating a complex signal and the use of this circuit arrangement in a high-frequency transmitter or receiver.
  12. Gillig Steven F. (Roselle IL), Circuit for generating signals in phase quadrature and associated method therefor.
  13. Fitch Jonathan M. (Cupertino CA), Circuit technique for creating predetermined duty cycle.
  14. Huynh, Thien; Mosch, Philippe; Clement, Patrick, Circuits and methods for calibrating a frequency response of a filter.
  15. Portmann Clemenz L., Conversion circuit with duty cycle correction for small swing signals, and associated method.
  16. Rahman, Mahibur; Sobchak, Charles L., DC offset correction for direct conversion receivers.
  17. Dally, William J.; Poulton, John W., Data communications circuit with multi-stage multiplexing.
  18. Toshiyuki Okayasu JP; Hiroshi Tsukahara JP, Delay signal generating apparatus and semiconductor test apparatus.
  19. Vassiliou, Iason; Georgantas, Theodore; Yamanaka, Akira; Vavelidis, Konstantinos; Plevridis, Sofoklis, Direct-conversion transceiver enabling digital calibration.
  20. Rocchi Marc (Emerainville FRX), Divide-by-two frequency divider.
  21. Liao Stanley,TWX ; Liu Horng-Jyh,TWX ; Chen Hsing-yi,TWX, Double edge trigger d-type flip-flop.
  22. Chen, Yi-Jan Emery; Luo, Tang-Nian, Dual-injection locked frequency dividing circuit.
  23. Cho,Kwang Jun, Duty correction circuit of digital type for optimal layout area and current consumption.
  24. Zhou, Jian; Payne, Robert; Huang, Huanzhang; Wente, Douglas, Duty cycle correction circuit and apparatus and method employing same.
  25. Chang, Chi, Duty-cycle adjustable buffer and method and method for operating same.
  26. Shiu C. Ho ; David W. Blum, Duty-cycle correction circuit.
  27. Arcus Christopher G., Duty-cycle correction driver with dual-filter feedback loop.
  28. Jaffe William S. (Fort Collins CO) Ranson Cheryl A. (Fort Collins CO), Fast CMOS bus receiver for detecting low voltage swings.
  29. Won, Kwang Ho; Moon, Yeon Kug; Shin, Hyun Chol; Kim, Seung Soo, Frequency divider for wireless communication system and driving method thereof.
  30. Wang Hongmo, High speed frequency divider circuit.
  31. Razavi,Behzad; Soe,Zaw Min, High-speed latching technique and application to frequency dividers.
  32. Gopinathan Venugopal ; Kinget Peter R. ; Long David E. ; Melville Robert C., Injection locked multi-phase signal generator.
  33. Bisanti Biagio,FRX ; Ali Akbar, Interlaced master-slave.
  34. Ueda Kimio,JPX ; Mashiko Koichiro,JPX ; Wada Yoshiki,JPX, Latch circuit and flip-flop circuit reduced in power consumption.
  35. Yamashita Kazuo,JPX, Latch circuit for latching data at an edge of a clock signal.
  36. Marutani,Masazumi, Latch circuit, 4-phase clock generator, and receiving circuit.
  37. Yuuki, Fumio; Yamashita, Hiroki; Yagyu, Masayoshi; Fukuda, Koji, Logic circuit.
  38. Thompson,Charles D.; Lee,Edward Kim Fung, Low noise image reject mixer and method therefor.
  39. Soltanian, Babak; Savoj, Jafar, Low power complementary logic latch and RF divider.
  40. Sudjian, Douglas; Shen, David H., Low power high speed latch for a prescaler divider.
  41. Dally William J. ; Farjad-Rad Ramin ; Stone Teva J. ; Yu Xiaoying ; Poulton John W., Low-power low-jitter variable delay timing circuit.
  42. Maeder Heinz B. (Nyon CHX), MOS Latch circuit.
  43. Reuveni, David R.; Block, Stefan G., Matching calibration for digital-to-analog converters.
  44. Kizer, Jade M.; Vu, Roxanne T., Method and apparatus for digital duty cycle adjustment.
  45. Sun, Bo; Aniruddhan, Sankaran; Sridhara, Sriramgopal, Method and apparatus for divider unit synchronization.
  46. Dreps Daniel Mark ; Masleid Robert Paul ; Muhich John Stephen, Method and apparatus for phase rotation in a phase locked loop.
  47. Azadet, Kameran; Yang, Fuji, Methods and apparatus for improved phase linearity in a multi-phase based clock/timing recovery system.
  48. Behzad, Arya; Lee, C. Paul, Mixer offset cancellation without generating I/Q imbalance.
  49. Fujii Ryota,JPX ; Tsukahara Masahiro,JPX ; Mizuno Moriaki,JPX ; Takagi Minoru,JPX, Modulator and frequency multiplier for use therein.
  50. Miller Joseph P. (Houston TX), Negative feedback circuit to control the duty cycle of a logic system clock.
  51. Chang, Jae Hong, Oscillation signal generator for compensating for I/Q mismatch and communication system including the same.
  52. Florescu,Octavian; Fahim,Amr M.; Narathong,Chiewcharn, PLL lock management system.
  53. Takeshita,Toru; Nishimura,Takashi, Phase locked loop circuit and optical communications receiving apparatus.
  54. Hilbert Mark Francis, Phase quadrature signal generator having a variable phase shift network.
  55. Atallah, Francois I.; Correale, Jr., Anthony; Seman, David J.; Tax, Richard D., Precise and programmable duty cycle generator.
  56. Correale ; Jr. Anthony (Raleigh NC) Hendrickson Gary T. (Chapel Hill NC), Process insensitive off-chip driver.
  57. Dorren Louis (San Mateo CA), Quadrature multiplying four-channel demodulator.
  58. Metaxakis,Emmanuel, Quadrature voltage controlled oscillators with phase shift detector.
  59. Metaxakis,Emmanuel, Quadrature voltage controlled oscillators with phase shift detector.
  60. Mei,Haitao; Wang,Shoujun; Bereza,William; Baig,Mirza, Reference clock receiver compliant with LVPECL, LVDS and PCI-Express supporting both AC coupling and DC coupling.
  61. Simon, Thomas D.; Amirtharajah, Rajeevan, Selectively combining signals to produce desired output signal.
  62. Shi,Hong; Jensen,Henrik T., Self-calibrating direct conversion transmitter.
  63. Fujii Koji,JPX ; Douseki Takakuni,JPX, Self-timed pipelined datapath system and asynchronous signal control circuit.
  64. Ohmi Tadahiro (1-17-301 ; Komegabukuro 2-chome ; Aoba-ku Sendai-shi ; Miyagi-ken 980 JPX) Shibata Tadashi (5-2 ; Nihondaira Taihaku-ku Sendai-shi ; Miyagi-ken 982-02 JPX) Kotani Koji (Sendai JPX), Semiconductor integrated circuit.
  65. Michael Ju Hyeok Lee, Sense amplifier and method for sensing signals in a silicon-on-insulator integrated circuit.
  66. Poteet, Ken A., Sense amplifier circuit for dynamic read/write memory.
  67. Adan,Alberto O., Serially RC coupled quadrature oscillator.
  68. Yamauchi Hiroyuki,JPX, Signal transmitting circuit, signal receiving circuit, signal transmitting/receiving circuit, signal transmitting method, signal receiving method, signal transmitting/receiving method, semiconductor .
  69. Jones, Christopher Geraint, Switching circuit, and a modulator, demodulator or mixer including such a circuit.
  70. Nguyen,Huy; Vu,Roxanne; Yu,Leung; Lau,Benedict, System and method for adaptive duty cycle optimization.
  71. Glas, Jack P.; Prodanov, Vladimir I., System and method for differential data detection.
  72. Embabi, Sherif H. K.; Holden, Alan R.; Jaehnig, Jason P.; Bellaouar, Abdellatif, System for reducing second order intermodulation products from differential circuits.
  73. Rosik,Ray; Gao,Weinan; Santini,Mark, Systems and method for automatic quadrature phase imbalance compensation using a delay locked loop.
  74. Wu, Lin; Payne, Robert Floyd; Landman, Paul Eric; Kim, Woo Jin, Systems and methods of performing duty cycle control.
  75. Aoki Yoshiro,JPX ; Miyatake Masaki,JPX, Timing signal generating circuit.
  76. Ibrahim, Brima B.; Jensen, Henrik T., Trimming of local oscillation in an integrated circuit radio.
  77. Asuri, Bhushan Shanti, Upconverter and downconverter with switched transconductance and LO masking.
  78. Ni,Wenhai; Yan,Kelvin Kai Tuan; Moffat,Mark Alexander John, Variable load circuit for reducing quadrature phase error.
  79. Robinson,Moises E.; Rokhsaz,Shahriar; Hassoun,Marwan M.; Swartzlander, Jr.,Earl E., Voltage controlled oscillator.
  80. Dubbert, Dale F.; Dudley, Peter A.; Doerry, Armin W.; Tise, Bertice L., Waveform synthesis for imaging and ranging applications.
  81. Kim, Byung Guk; Kim, Lee Sup; Park, Kwang Il, Wide frequency multi-phase signal generator with variable duty ratio and method thereof.

이 특허를 인용한 특허 (3)

  1. Brown, Jr., Gary Lee, Biased passive mixer.
  2. Cohen, Hanan, Digital-to-phase converter.
  3. Zhang, Kun; Muthali, Harish, High-speed low-power latches.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로