IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0259178
(2008-10-27)
|
등록번호 |
US-8615205
(2013-12-24)
|
발명자
/ 주소 |
- Choksi, Ojas M.
- Bossu, Frederic
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
3 인용 특허 :
81 |
초록
▼
Techniques are provided for reducing mismatch between the in-phase (I) and quadrature (Q) channels of a communications transmitter or receiver. In an exemplary embodiment, separate voltages are applied to bias the gates or bulks of the transistors in a mixer of the I channel versus a mixer of the Q
Techniques are provided for reducing mismatch between the in-phase (I) and quadrature (Q) channels of a communications transmitter or receiver. In an exemplary embodiment, separate voltages are applied to bias the gates or bulks of the transistors in a mixer of the I channel versus a mixer of the Q channel. In another exemplary embodiment, separate voltages are applied to bias the common-mode reference voltage of a transimpedance amplifier associated with each channel. Techniques are further provided for deriving bias voltages to minimize a measured residual sideband in a received or transmitted signal, or to optimize other parameters of the received or transmitted signal. Techniques for generating separate bias voltages using a bidirectional and unidirectional current digital-to-analog converter (DAC) are also disclosed.
대표청구항
▼
1. An apparatus comprising: an in-phase (I) signal path and a quadrature (Q) signal path, the I signal path having at least one I bias voltage or I bias current and at least one I local oscillator signal input, and the Q signal path having at least one corresponding Q bias voltage or Q bias current
1. An apparatus comprising: an in-phase (I) signal path and a quadrature (Q) signal path, the I signal path having at least one I bias voltage or I bias current and at least one I local oscillator signal input, and the Q signal path having at least one corresponding Q bias voltage or Q bias current and at least one Q local oscillator signal input; andan offset calibration control for controlling at least one of the I bias voltage, I bias current, Q bias voltage, or Q bias current, such that at least one of the I bias voltage or I bias current has a different value from a corresponding one of the Q bias voltage or Q bias current;wherein I bias voltage, I bias current, Q bias voltage, and Q bias current are bias signals representing values used to cause the apparatus to operate over a predetermined range. 2. The apparatus of claim 1, further comprising a communications receiver. 3. The apparatus of claim 1, further comprising a communications transmitter. 4. The apparatus of claim 1, the I and Q signal paths further comprising corresponding I and Q mixers, the at least one I bias voltage or I bias current further comprising a bias voltage or current of the I mixer, and the at least one Q bias voltage or Q bias current further comprising a bias voltage or current of the Q mixer. 5. The apparatus of claim 4, each mixer further comprising at least one differential pair, and the at least one of the I bias voltage, I bias current, Q bias voltage, or Q bias current further comprising a first gate bias voltage of the at least one differential pair of the mixer. 6. The apparatus of claim 5, the at least one of the I bias voltage, I bias current, Q bias voltage, or Q bias current further comprising a second gate bias voltage of the at least one differential pair of the mixer, the first and second gate bias voltages coupled to first and second transistors, respectively, of a single differential pair, the offset calibration control further configured to provide an offset between the first and second gate bias voltages. 7. The apparatus of claim 6, the at least one of the I bias voltage, I bias current, Q bias voltage, or Q bias current further comprising a substrate bias voltage of the at least one differential pair of the mixer. 8. The apparatus of claim 4, the at least one of the I bias voltage, I bias current, Q bias voltage, or Q bias current further comprising a bulk bias voltage of the at least one differential pair of the mixer. 9. The apparatus of claim 5, wherein each mixer is a passive mixer. 10. The apparatus of claim 5, wherein each mixer is an active mixer. 11. The apparatus of claim 4, wherein each mixer is an active mixer, each active mixer comprising at least one biasing transistor, and the at least one of the I bias voltage, I bias current, Q bias voltage, or Q bias current further comprising a bias current associated with the at least one biasing transistor. 12. The apparatus of claim 1, the I and Q signal paths further comprising corresponding I and Q mixers, the I and Q signal paths further comprising corresponding I and Q transimpedance amplifiers (TIA's) coupled to the outputs of the I and Q mixers, respectively, the at least one I bias voltage or I bias current further comprising a bias voltage of the I TIA, and the at least one Q bias voltage or Q bias current further comprising a bias voltage of the Q TIA. 13. The apparatus of claim 12, the bias voltage of the I TIA further comprising a common-mode output voltage of the I TIA, the bias voltage of the Q TIA further comprising a common-mode output voltage of the Q TIA. 14. The apparatus of claim 1, the I and Q signal paths further comprising corresponding I and Q mixers, the I and Q signal paths further comprising corresponding I and Q Gm amplifiers coupled to the inputs of the I and Q mixers, respectively, the at least one I bias voltage or I bias current further comprising a bias voltage of the I Gm amplifier, and the at least one Q bias voltage or Q bias current further comprising a bias voltage of the Q Gm amplifier. 15. The apparatus of claim 14, the bias voltage of the I Gm amplifier further comprising a common-mode output voltage of the I Gm amplifier, the bias voltage of the Q Gm amplifier further comprising a common-mode output voltage of the Q Gm amplifier. 16. The apparatus of claim 1, further comprising a processor, wherein the processor is configured with processor-executable instructions to perform operations comprising: measuring I and Q input signals coupled to outputs of the I and Q signal paths, respectively; andadjusting the output signals of the offset calibration control based on the measured I and Q input signals. 17. The apparatus of claim 16, wherein the processor is configured with processor-executable instructions to perform operations further comprising: adjusting the output signals of the offset calibration control based on a residual sideband measured from the I and Q input signals. 18. The apparatus of claim 1, the offset calibration control further comprising a conversion module for converting two digitally specified voltages into two analog voltages, the at least two digitally specified voltages comprising a first digital signal and a second digital signal, the corresponding analog voltages being generated at a first output node and a second output node, the conversion module comprising: a voltage digital-to-analog converter for converting the first digital signal to a first analog voltage;a unidirectional current digital-to-analog converter for converting the second digital signal to a second analog current at a current node;a first set of switches coupling, when the switches are turned on, the first analog voltage to the current node via the first output node and a resistance; anda second set of switches coupling, when the switches are turned on, the first analog voltage to the current node via the second output node and a resistance. 19. The apparatus of claim 18, further comprising: a first buffer coupling the first analog voltage to the first output node when the first switches are turned on; anda second buffer coupling the first analog voltage to the second output node when the second switches are turned on. 20. The apparatus of claim 18, wherein the voltage at the first output node is provided by the offset calibration control as the at least one of the I bias voltage or I bias current, and wherein the voltage at the second output node is provided by the offset calibration control as the corresponding one of the Q bias voltage or Q bias current. 21. The apparatus of claim 18, wherein the resistance is adjustable in response to a control signal. 22. The apparatus of claim 18, the voltage digital-to-analog converter further comprising a resistor chain. 23. A method for reducing mismatch between in-phase (I) and quadrature (Q) signal paths in a communications apparatus, the method comprising: applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path;applying at least one I local oscillator signal to the I signal path; andapplying at least one Q local oscillator signal to the Q signal path;wherein the bias for the element of the I signal path and the bias for the element of the Q signal path are bias signals representing values used to cause the communication apparatus to operate over a predetermined range. 24. The method of claim 23, wherein the communications apparatus further comprises a receiver. 25. The method of claim 23, wherein the communications apparatus further comprises a transmitter, wherein the transmitter comprises the I and Q signal paths. 26. The method of claim 23, wherein the I and Q signal paths further comprises corresponding I and Q mixers, wherein applying an offset further comprises applying an offset between a transistor in the I mixer and a corresponding transistor in the Q mixer. 27. The method of claim 26, wherein applying an offset further comprises applying an offset between the gate of the transistor in the I mixer and the gate of the corresponding transistor in the Q mixer. 28. The method of claim 26, further comprising: applying a bias offset between a first transistor in the I mixer and a second transistor in the I mixer, the first and second transistors forming a differential pair. 29. The method of claim 26, wherein applying an offset further comprises applying an offset between the bulk of the transistor in the I mixer and the bulk of the corresponding transistor in the Q mixer. 30. The method of claim 27, wherein applying an offset further comprises applying an offset between the bulk of the transistor in the I mixer and the bulk of the corresponding transistor in the Q mixer. 31. The method of claim 26, wherein each mixer is a passive mixer. 32. The method of claim 26, wherein each mixer is an active mixer. 33. The method of claim 26, wherein each mixer is an active mixer, each active mixer comprising at least one biasing transistor, and wherein applying an offset further comprises applying an offset between the bias current associated with the at least one biasing transistor in the I mixer and the at least one biasing transistor in the Q mixer. 34. The method of claim 26, wherein the I and Q signal paths further comprise corresponding I and Q mixers, wherein the I and Q signal paths further comprise corresponding I and Q transimpedance amplifiers (TIA's) coupled to the outputs of the I and Q mixers, respectively, and wherein applying an offset further comprises applying an offset between a bias voltage of the I TIA and a corresponding bias voltage of the Q TIA. 35. The method of claim 34, wherein the bias voltage of the I TIA further comprises a common-mode output voltage of the I TIA, and the bias voltage of the Q TIA further comprises a common-mode output voltage of the Q TIA. 36. The method of claim 23, wherein the I and Q signal paths further comprise corresponding I and Q mixers, and the I and Q signal paths further comprising further comprise corresponding I and Q Gm amplifiers coupled to the inputs of the I and Q mixers, respectively, wherein applying an offset further comprises applying an offset between a bias voltage of the I Gm amplifier and a corresponding bias voltage of the Q Gm amplifier. 37. The method of claim 36, wherein the bias voltage of the I Gm amplifier further comprises a common-mode output voltage of the I Gm amplifier, and the bias voltage of the Q Gm amplifier further comprises a common-mode output voltage of the Q Gm amplifier. 38. The method of claim 26, wherein the communications apparatus further comprises a receiver, wherein the receiver comprises the I and Q signal paths, the method further comprising: measuring I and Q input signals coupled to the outputs of the I and Q mixers, respectively; andadjusting the applied offset based on the measured I and Q input signals. 39. The method of claim 38, wherein adjusting the applied offset further comprises adjusting the applied offset based on a residual sideband measured from the I and Q input signals. 40. The method of claim 38, further comprising: supplying a controlled input signal to the input of the receiver. 41. The method of claim 40, wherein the communications apparatus further comprises a transmitter and a duplexer, wherein supplying a controlled input signal further comprising: transmitting a controlled input signal using the transmitter; andcoupling the transmitted controlled input signal to the input of the receiver via the duplexer. 42. The method of claim 38, further comprising: applying a plurality of candidate offsets between a bias for an element of the I signal path and a bias for an element of the Q signal path; andmeasuring I and Q input signals coupled to the outputs of the I and Q mixers for each of the plurality of candidate offsets applied. 43. The method of claim 42, wherein adjusting the applied offset based on the measured I and Q input signals further comprises applying the candidate offset associated with a lowest residual sideband computed from the measured I and Q input signals. 44. The method of claim 23, wherein the communications apparatus further comprises a transmitter, wherein the transmitter comprises the I and Q signal paths, the I signal path further comprising an I mixer and the Q signal path further comprising a Q mixer, the method further comprising: applying a reference I signal to an input of the I mixer;applying a reference Q signal to an input of the Q mixer;measuring a parameter of the signal transmitted by the transmitter; andadjusting the applied offset based on the measuring the parameter of the signal transmitted by the transmitter. 45. The method of claim 44, wherein the parameter of the signal transmitted by the transmitter is a residual sideband. 46. The method of claim 45, wherein the communications apparatus further comprises a duplexer and a receiver, wherein measuring the parameter of the signal transmitter by the transmitter further comprises coupling the signal transmitted by the transmitter to the input of the receiver via the duplexer, and wherein adjusting the applied offset further comprises applying an offset associated with a lowest residual sideband of the measured transmitted signal between a bias element for the I mixer and a bias element for the Q mixer.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.