최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기電氣學會論文誌. IEEJ Transactions on Electronics, Information and Systems. C : 電子·情報·システム, v.130 no.2, 2010년, pp.226 - 234
菅野 孝一 (湘南工科大学) , 渡辺 (工学) , 重佳 (部情報工学)
Design technology of stacked NAND type 1-transistor FeRAM has been described. With 39nm design rule feasibility study of 1Tbit memory focused on cell array structure and core circuit has been investigated. 64 layer 8k×8k stacked SGT memory cell array structure and the double ended row and colu...
10.1109/T-ED.1974.17955 (1) S. Y. Wu : IEEE Trans. Electron Devices, ED-21, 499 (1974)
(2) 石原 宏:「自己?習型積和演算回路素子及び回路」,特願平4-224111
Takato, H., Sunouchi, K., Okabe, N., Nitayama, A., Hieda, K., Horiguchi, F., Masuoka, F.. Impact of surrounding gate transistor (SGT) for ultra-high-density LSI's. IEEE transactions on electron devices, vol.38, no.3, 573-578.
Endoh, T., Shinmei, K., Sakuraba, H., Masuoka, F.. New three-dimensional memory array architecture for future ultrahigh-density DRAM. IEEE journal of solid-state circuits, vol.34, no.4, 476-483.
Endoh, T., Suzuki, M., Sakuraba, H., Masuoka, F.. 2.4F2 memory cell technology with stacked-surrounding gate transistor (S-SGT) DRAM. IEEE transactions on electron devices, vol.48, no.8, 1599-1603.
Aleshkin, V. Ya., Andronov, A. A., Dubinov, A. A.. Population inversion between Γ subbands in quantum wells under the conditions of Γ-L intervalley transfer. Semiconductors, vol.37, no.2, 215-219.
(7) T. Tanaka et al. : Symp. on VLSI Technology (2007)
(9) 伊藤?男:「超LSIメモリ」,p. 160, 培風館
(10) K. Sugano and S. Watanabe : “Reading method of NAND type 1-transistor FeRAM with pulse input”, Denshi Joho Tsushin Gakkai Ronbunshi, Vol. J91-C, No. 11, pp. 668-669 (2008) (in Japanese)
菅野孝一.渡?重佳:「積層方式NAND構造1トランジスタ型FeRAMの?出し方式の?討」,信?論, J91-C, 11, pp. 668-669 (2008)
10.1109/NVSMW.2008.36 (11) S. Sakai, M. Takahashi, K. Takeuchi, Q. H. Li, T. Horiuchi, S. Wang, K. Y. Yun, M. Takamiya, and T. Sakurai : “Highly Scalable Fe (Ferroelectric) -NAND Cell with MFIS (Metal-Ferroelectric-Insulator-Semiconductor) Structure for Sub-10nm Tera-Bit Capacity NAND Flash Memories”, IEEE Non-volatile Semiconductor Memory Workshop (NVSMW), pp. 103-105 (2008-5)
Oowaki, Y., Tsuchida, K., Watanabe, Y., Takashima, D., Ohta, M., Nakano, H., Watanabe, S., Nitayama, A., Horiguchi, F., Ohuchi, K., Masuoka, F.. A 33-ns 64-Mb DRAM. IEEE journal of solid-state circuits, vol.26, no.11, 1498-1505.
Watanabe, S., Tsuchida, K., Takashima, D., Oowaki, Y., Nitayama, A., Hieda, K., Takato, H., Sunouchi, K., Horiguchi, F., Ohuchi, K., Masuoka, F., Hara, H.. A novel circuit technology with surrounding gate transistors (SGT's) for ultra high density DRAM's. IEEE journal of solid-state circuits, vol.30, no.9, 960-971.
(14) T. Sakurai : “Approximation of wiring delay in MOSFET LSI”, IEEE Journal of Solid-State Circuits, Vol. SC-18, No. 4, pp. 418-426 (1983)
(15) E. Tokumitsu et al. : Mater. Res, Soc, 6/symp.Proc, 0902-Tlo-54.1˜0.92-Tlo-54.6 (2006)
(16) 田?良志明:東京工業大??合理工??究科平成18年度博士論文, pp. 93-101
(17) http://www.ishiwara.ae.titech.ac.jp
10.1143/JJAP.33.5201 (18) E. Tokumitsu et al. : Jpn. J. Appl. Phys., Vol. 33 (1994) pp. 5201-5206 Part. 1, No. 9B (1994-9)
(19) J. Jang et al. : “Vertical Cell array using TCAT (Terabit Cell array Transistor) technology for ultra high density NAND flash memory, symp. on VLSI Technology Dig. of Tech. papers, pp. 192-195 (2009)
*원문 PDF 파일 및 링크정보가 존재하지 않을 경우 KISTI DDS 시스템에서 제공하는 원문복사서비스를 사용할 수 있습니다.
출판사/학술단체 등이 한시적으로 특별한 프로모션 또는 일정기간 경과 후 접근을 허용하여, 출판사/학술단체 등의 사이트에서 이용 가능한 논문
※ AI-Helper는 부적절한 답변을 할 수 있습니다.