최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기Superlattices and microstructures, v.97, 2016년, pp.8 - 14
Wang, Y. , Tang, Y. , Sun, L.l. , Cao, F.
In this work, we propose a junctionless MOSFET with asymmetric gates (AG-JL MOSFET). This device is a double gate structure with a lateral offset between the gate, and this leads to different characteristic than a conventional double gate structure. Specifically, the asymmetric gate modulates the ef...
IEEE Electron Device Lett. Barraud 33 9 1225 2012 10.1109/LED.2012.2203091 Scaling of trigate junctionless nanowire MOSFET with gate length down to 13 nm
Coquand 37 2012 Proceedings of the ULIS Conference Scaling of High-K/Metal-Gate trigate SOI nanowire transistors down to 10 nm width
IEDM Tech. Dig. Tachi 94 2009 Experimental study on carrier transport limiting phenomena in 10 nm width nanowire CMOS transistors
IEEE Trans. Electron Dev. Park 49 12 2222 2002 10.1109/TED.2002.805634 Multiple-gate SOI MOSFETs: device design guidelines
IEEE Trans. Electron Dev. Kuo 61 11 3821 2014 10.1109/TED.2014.2354436 High-performance GAA sidewall-damascened sub-10-nm in situ n+-doped Poly-Si NWs channels junctionless FETs
Nat. Nanotechnol. Colinge 5 3 225 2010 10.1038/nnano.2010.15 Nanowire transistors without junctions
IEEE Trans. Electron Dev. Choi 32 2 125 2011 10.1109/LED.2010.2093506 Sensitivity of threshold voltage to nanowire width variation in junctionless transistor
IEEE Trans. Electron Dev. Lee 57 3 620 2010 10.1109/TED.2009.2039093 High-temperature performance of silicon junctionless MOSFETs
Appl. Phys. Lett. Lee 94 5 053511 2009 10.1063/1.3079411 Junctionless multigate field-effect transistor
IEEE Trans. Electron Dev. Park 49 12 2222 2002 10.1109/TED.2002.805634 Multiple-gate SOI MOSFETs: device design guidelines
Kranti 357 2010 Proceedings of the European Solid-State Device Research Conference (ESSDERC) Junctionless nanowire transistor (JNT): properties and design guidelines
IEEE Trans. Electron Dev. Sahu 35 3 411 2014 10.1109/LED.2013.2297451 Charge-plasma based process variation immune junctionless transistor
IEEE Trans. Electron Dev. Yeh 36 2 150 2015 10.1109/LED.2014.2378785 Characterizing the electrical properties of a novel junctionless poly-Si ultrathin-body field-effect transistor using a trench structure
IEEE Trans. Electron Dev. Wong 14 5 878 2015 Junctionless gate-all-around pFETs using in-situ boron-doped Ge channel on Si
IEEE Trans. Electron Dev. San Jose 60 4 1342 2013 10.1109/TED.2013.2247765 Semianalytical model of the subthreshold current in short-channel junctionless symmetric double-gate field-effect transistors
IEEE Trans. Electron Dev. Baruah 61 1 123 2014 10.1109/TED.2013.2292852 A dual-material gate junctionless transistor with high-k spacer for enhanced analog performance
Synopsys Inc., San Jose, CA, Synopsys Sentaurus TCAD Tools. (2011).
IEEE Trans. Electron Dev. Gundapaneni 59 4 1023 2012 10.1109/TED.2012.2185800 Effect of band-to-band tunneling on junctionless transistors
Trevisoli 1 2015 Effective Channel Length in Junctionless Nanowire Transistors. Microelectronics Technology and Devices (SBMicro)
*원문 PDF 파일 및 링크정보가 존재하지 않을 경우 KISTI DDS 시스템에서 제공하는 원문복사서비스를 사용할 수 있습니다.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.