[미국특허]
PROCESS TO REDUCE PLASMA INDUCED DAMAGE
원문보기
IPC분류정보
국가/구분
United States(US) Patent
공개
국제특허분류(IPC7판)
H01L-029/786
H01L-021/02
H01L-027/12
H01L-029/45
H10K-010/46
H10K-059/12
출원번호
18307846
(2023-04-27)
공개번호
20240088301
(2024-03-14)
발명자
/ 주소
LI, Jianheng
ZHAO, Lai
ZHAI, Yujia
CHOI, Soo Young
출원인 / 주소
LI, Jianheng
인용정보
피인용 횟수 :
0인용 특허 :
0
초록▼
Embodiments described herein provide thin film transistors (TFTs) and processes to reduce plasma induced damage in TFTs. In one embodiment, a buffer layer is disposed over a substrate and a semiconductor layer is disposed over the buffer layer. A gate dielectric layer is disposed over the semiconduc
Embodiments described herein provide thin film transistors (TFTs) and processes to reduce plasma induced damage in TFTs. In one embodiment, a buffer layer is disposed over a substrate and a semiconductor layer is disposed over the buffer layer. A gate dielectric layer is disposed over the semiconductor layer. The gate dielectric layer contacts the semiconductor layer at an interface. The gate electrode 204 is disposed over the gate dielectric layer. The gate dielectric layer has a Dit of about 5e10 cm−2eV−1 to about 5e11 cm−2eV−1 and a hysteresis of about 0.10 V to about 0.30 V improve performance capability of the TFT while having a breakdown field between about 6 MV/cm and about 10 MV/cm.
대표청구항▼
1. A method of fabricating a thin film transistor (TFT), comprising: flowing a deposition gas at a deposition gas flow rate into a process volume of a chamber;applying a radio frequency (RF) power to the deposition gas for an initial interval at an initial power level forming an initial zone a range
1. A method of fabricating a thin film transistor (TFT), comprising: flowing a deposition gas at a deposition gas flow rate into a process volume of a chamber;applying a radio frequency (RF) power to the deposition gas for an initial interval at an initial power level forming an initial zone a range of zones of a gate dielectric layer, the initial zone having a zone density with a minimum density and a first surface contacting a semiconductor layer at an interface with the first surface; andincreasing the initial power level in intervals forming zones of the range of zones until the RF power is applied for a final interval at a final power level forming a final zone of the range of zones, the final zone having the zone density with a maximum density, and the zone density of each zone formed has a density not less than the zone density of a prior zone, the gate dielectric layer having a breakdown field between about 6 MV/cm and about 10 MV/cm, an interface trap density (Dit) of about 5e10 cm−2 eV−1 to about 5e11 cm−2eV−1, and a hysteresis of about 0.10 V to about 0.30 V. 2. The method of claim 1, further comprising forming initial layers of the TFT on a substrate before flowing the deposition gas at the deposition gas flow rate. 3. The method of claim 1, further comprising forming a remaining structure of the TFT after the RF power is applied for the final interval at the final power level. 4. The method of claim 1, wherein the deposition gas is flowed at an initial pressure at the initial interval and the initial pressure is decreased in the intervals until a final pressure at the final interval. 5. The method of claim 1, wherein the initial power level is increased step-wise, exponentially, or linearly in the intervals until the RF power is applied at the final power level. 6. The method of claim 1, wherein the RF power is about 2000 Watts (W) to about 16000 W. 7. The method of claim 1, wherein the initial power level is about 2000 W to about 5000 W. 8. The method of claim 1, wherein the final power level is about 12000 W to about 16000 W. 9. The method of claim 1, wherein the semiconductor layer includes at least one of a silicon, a polysilicon, a low temperature polysilicon, an amorphous silicon, an indium-gallium-zinc oxide (IGZO), or an zinc oxynitride (ZnON) containing material. 10. The method of claim 1, wherein the gate dielectric layer comprises at least one of a SiN, a silicon nitride (Si3N4), a silicon monoxide (SiO), a silicon dioxide SiO2, or a silicon oxynitride Si2N20 containing material. 11. A method of fabricating a thin film transistor (TFT), comprising: forming initial layers including a semiconductor layer over a substrate;flowing a deposition gas at a deposition gas flow rate into a process volume of a chamber;applying a radio frequency (RF) power to the deposition gas for an initial interval at an initial power level forming an initial zone a range of zones of a gate dielectric layer, the initial zone having a zone density with a minimum density and a first surface contacting the semiconductor layer at an interface with the first surface; andincreasing the initial power level in intervals forming zones of the range of zones until the RF power is applied for a final interval at a final power level forming a final zone of the range of zones, the final zone having the zone density with a maximum density, and the zone density of each zone formed has a density not less than the zone density of a prior zone,the gate dielectric layer having a breakdown field between about 6 MV/cm and about 10 MV/cm, an interface trap density (Dit) of about 5e10 cm−2 eV−1 to about 5e11 cm−2eV−1, and a hysteresis of about 0.10 V to about 0.30 V. 12. The method of claim 11, further comprising forming a remaining structure of the TFT after the RF power is applied for the final interval at the final power level. 13. The method of claim 11, wherein the deposition gas is flowed at an initial pressure at the initial interval and the initial pressure is decreased in the intervals until a final pressure at the final interval. 14. The method of claim 11, wherein the initial power level is increased step-wise, exponentially, or linearly in the intervals until the RF power is applied at the final power level. 15. The method of claim 11, wherein the RF power is about 2000 Watts (W) to about 16000 W. 16. The method of claim 11, wherein the initial power level is about 2000 W to about 5000 W. 17. The method of claim 11, wherein the final power level is about 12000 W to about 16000 W. 18. The method of claim 11, wherein the semiconductor layer includes at least one of a silicon, a polysilicon, a low temperature polysilicon, an amorphous silicon, an indium-gallium-zinc oxide (IGZO), or an zinc oxynitride (ZnON) containing material. 19. The method of claim 11, wherein the gate dielectric layer comprises at least one of a SiN, a silicon nitride (Si3N4), a silicon monoxide (SiO), a silicon dioxide SiO2, or a silicon oxynitride Si2N2O containing material. 20. A method of fabricating a thin film transistor (TFT), comprising: forming a buffer layer on a substrate;forming a semiconductor layer on the buffer layer;flowing a deposition gas at a deposition gas flow rate into a process volume of a chamber;applying a radio frequency (RF) power to the deposition gas for an initial interval at an initial power level forming an initial zone a range of zones of a gate dielectric layer, the initial zone having a zone density with a minimum density and a first surface contacting the semiconductor layer at an interface with the first surface; andincreasing the initial power level in intervals forming zones of the range of zones until the RF power is applied for a final interval at a final power level forming a final zone of the range of zones, the final zone having the zone density with a maximum density, and the zone density of each zone formed has a density not less than the zone density of a prior zone, the gate dielectric layer having a breakdown field between about 6 MV/cm and about 10 MV/cm, an interface trap density (Dit) of about 5e10 cm−2 eV−1 to about 5e11 cm−2eV−1, and a hysteresis of about 0.10 V to about 0.30 V.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.