$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Methods of forming a multi-bridge-channel MOSFET 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H01L-021/8238
  • H01L-021/70
출원번호 US-0190695 (2005-07-26)
등록번호 US-7402483 (2008-07-22)
우선권정보 KR-10-2004-0060101(2004-07-30)
발명자 / 주소
  • Yun,Eun jung
  • Kim,Sung min
  • Lee,Sung young
출원인 / 주소
  • Samsung Electronics Co., Ltd.
대리인 / 주소
    Myers Bigel Sibley & Sajovec, P.A.
인용정보 피인용 횟수 : 44  인용 특허 : 4

초록

A multi-bridge-channel MOSFET (MBCFET) may be formed by forming a stacked structure on a substrate that includes channel layers and interchannel layers interposed between the channel layers. Trenches are formed by selectively etching the stacked structure. The trenches run across the stacked structu

대표청구항

That which is claimed: 1. A method of forming a multi-bridge-channel metal oxide semiconductor field effect transistor (MOSFET), comprising: forming a stacked structure on a substrate, the stacked structure comprising channel layers and interchannel layers interposed between the channel layers; for

이 특허에 인용된 특허 (4)

  1. Oliver G. Schmidt DE; Karl Eberl DE, Field-effect transistor based on embedded cluster structures and process for its production.
  2. Risch Lothar,DEX ; Hofmann Franz,DEX ; Rosner Wolfgang,DEX ; Krautschneider Wolfgang,DEX, Method for production of a read-only-memory cell arrangement having vertical MOS transistors.
  3. Miyamoto Shoichi,JPX, Thin film transistor having a branched gate and channel.
  4. Chan Ha H. (Kyoungki-do KRX), Thin film transistor having a multi-layer stacked channel and its manufacturing method.

이 특허를 인용한 특허 (44)

  1. Or-Bach, Zvi; Wurman, Zeev, 3D semiconductor device.
  2. Or-Bach, Zvi; Cronquist, Brian; Sekar, Deepak, 3D semiconductor device and structure.
  3. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian, 3D semiconductor device and structure.
  4. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian, 3D semiconductor device and structure.
  5. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk, 3D semiconductor device and structure.
  6. Sekar, Deepak; Or-Bach, Zvi; Cronquist, Brian, 3D semiconductor device and structure.
  7. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Wurman, Zeev, 3D semiconductor device, fabrication method and system.
  8. Or-Bach, Zvi; Widjaja, Yuniarto, 3DIC system with a two stable state memory and back-bias region.
  9. Or-Bach, Zvi; Wurman, Zeev, Automation for monolithic 3D devices.
  10. Obradovic, Borna J.; Kittl, Jorge A.; Rodder, Mark. S., Crystalline multiple-nanosheet III-V channel FETs.
  11. Obradovic, Borna J.; Bowen, Robert C.; Rodder, Mark S., Crystalline multiple-nanosheet strained channel FETs and methods of fabricating the same.
  12. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian, Integrated circuit device and structure.
  13. Or-Bach, Zvi; Cronquist, Brian; Sekar, Deepak, Method of processing a semiconductor device.
  14. Cheng, Kangguo; Hashemi, Pouya; Khakifirooz, Ali; Reznicek, Alexander, Nanowire device with improved epitaxy.
  15. Glass, Glenn A.; Kuhn, Kelin J.; Kim, Seiyon; Murthy, Anand S.; Aubertine, Daniel B., Nanowire transistor devices and forming techniques.
  16. Glass, Glenn A.; Kuhn, Kelin J.; Kim, Seiyon; Murthy, Anand S.; Aubertine, Daniel B., Nanowire transistor devices and forming techniques.
  17. Glass, Glenn A.; Kuhn, Kelin J.; Kim, Seiyon; Murthy, Anand S.; Aubertine, Daniel B., Nanowire transistor devices and forming techniques.
  18. Rachmady, Willy; Pillarisetty, Ravi; Le, Van H.; Kavalieros, Jack T.; Chau, Robert S.; Kachian, Jessica S., Non-planar gate all-around device and method of fabrication thereof.
  19. Sekar, Deepak C.; Or-Bach, Zvi, Self aligned semiconductor device and structure.
  20. Or-Bach, Zvi; Sekar, Deepak, Semiconductor and optoelectronic devices.
  21. Lee, Hae-Wang, Semiconductor device and method of manufacturing the same.
  22. Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure.
  23. Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure.
  24. Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure.
  25. Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure.
  26. Or-Bach, Zvi; Cronquist, Brian; Sekar, Deepak, Semiconductor device and structure.
  27. Or-Bach, Zvi; Cronquist, Brian; Sekar, Deepak, Semiconductor device and structure.
  28. Or-Bach, Zvi; Cronquist, Brian; Sekar, Deepak, Semiconductor device and structure.
  29. Or-Bach, Zvi; Wurman, Zeev, Semiconductor device and structure.
  30. Yang, Jung-Gil; Kim, Sang-Su; Hur, Sung-Gi, Semiconductor device including nanowire transistor.
  31. Yang, Jung-Gil; Kim, Sang-Su; Hur, Sung-Gi, Semiconductor device including nanowire transistor.
  32. Yang, Jung-Gil; Kim, Sang-Su; Hur, Sung-Gi, Semiconductor device including nanowire transistor.
  33. Lee, Juri; Tak, Yong-Suk; Suk, Sung-Dae; Song, Seungmin, Semiconductor devices and methods of manufacturing the same.
  34. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian, Semiconductor devices and structures.
  35. Or-Bach, Zvi; Wurman, Zeev, Semiconductor devices and structures.
  36. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Wurman, Zeev, Semiconductor system and device.
  37. Sekar, Deepak; Or-Bach, Zvi; Cronquist, Brian, Semiconductor system, device and structure with heat removal.
  38. Kuhn, Kelin J.; Kim, Seiyon; Rios, Rafael; Cea, Stephen M.; Giles, Martin D.; Cappellani, Annalisa; Rakshit, Titash; Chang, Peter; Rachmady, Willy, Silicon and silicon germanium nanowire structures.
  39. Kuhn, Kelin J.; Kim, Seiyon; Rios, Rafael; Cea, Stephen M.; Giles, Martin D.; Cappellani, Annalisa; Rakshit, Titash; Chang, Peter; Rachmady, Willy, Silicon and silicon germanium nanowire structures.
  40. Kuhn, Kelin J.; Kim, Seiyon; Rios, Rafael; Cea, Stephen M.; Giles, Martin D.; Cappellani, Annalisa; Rakshit, Titash; Chang, Peter; Rachmady, Willy, Silicon and silicon germanium nanowire structures.
  41. Or-Bach, Zvi; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk; Sekar, Deepak C.; Wurman, Zeev, System comprising a semiconductor device and structure.
  42. Obradovic, Borna; Bowen, Robert C.; Palle, Dharmendar Reddy; Rodder, Mark S., Thermionically-overdriven tunnel FETs and methods of fabricating the same.
  43. He, Wanxun; Xing, Su, Vertical channel oxide semiconductor field effect transistor and method for fabricating the same.
  44. He, Wanxun; Xing, Su, Vertical channel oxide semiconductor field effect transistor and method for fabricating the same.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로