$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

[미국특허] Packaged integrated circuits and methods of producing thereof 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H01L-023/02
출원번호 US-0451564 (2001-12-19)
등록번호 US-7408249 (2008-08-05)
우선권정보 IL-123207(1998-02-06); IL-140482(2000-12-21)
국제출원번호 PCT/IL01/001183 (2001-12-19)
§371/§102 date 20040503 (20040503)
국제공개번호 WO02/051217 (2002-06-27)
발명자 / 주소
  • Badihi,Avner
출원인 / 주소
  • Tessera Technologies Hungary Kft.
대리인 / 주소
    Lerner, David, Littenberg, Krumholz & Mentlik, LLP
인용정보 피인용 횟수 : 21  인용 특허 : 77

초록

A packaged integrated circuit and method for producing thereof, including an integrated circuit substrate lying in a substrate plane and having electrical circuitry formed thereon, a package enclosing the integrated circuit substrate and defining first and second planar surfaces generally parallel t

대표청구항

The invention claimed is: 1. A packaged integrated circuit comprising: an integrated circuit substrate lying in a substrate plane and having electrical circuitry; a package enclosing said integrated circuit substrate and defining first and second planar surfaces generally parallel to said substrate

이 특허에 인용된 특허 (77) 인용/피인용 타임라인 분석

  1. Askinazi Joel ; Narayanan Authi A. ; Bui Hoa T. ; Vigil Joseph A. ; Vajo John J., Broadband protective optical window coating.
  2. Freyman Bruce J. ; Darveaux Robert F., Carrier strip and molded flex circuit ball grid array.
  3. Freyman Bruce J. ; Darveaux Robert F., Carrier strip and molded flex circuit ball grid array and method of making.
  4. Brathwaite George A. (Hayward CA) Ramirez German J. (Antioch CA) Holmes Michael A. (Ripon CA) Hoffman Paul R. (Modesto CA) Liang Dexin (Modesto CA), Chamfered electronic package component.
  5. Chen Shih-Li,TWX, Chip scale package.
  6. Eide Floyd K. (Huntington Beach CA) Forthun John A. (Glendora CA) Isaak Harlan (Costa Mesa CA), Chip stack and method of making same.
  7. Park Chul Ho (Chungcheongbuk-do KRX) Shim Jin Seop (Chungcheongbuk-do KRX) Song Kwang Bok (Seoul KRX), Color charge-coupled device and method of manufacturing the same.
  8. Bayer Bryce E. (Rochester NY), Color imaging array.
  9. Pedersen David V. (Scotts Valley CA) Finley Michael G. (Cambria CA) Sautter Kenneth M. (Sunnyvale CA), Conductive epoxy flip-chip package and method.
  10. Pedersen David V. ; Finley Michael G. ; Sautter Kenneth M., Conductive epoxy flip-chip package and method.
  11. Gorowitz Bernard ; Wojnarowski Robert John ; Kolc Ronald Frank, Demountable and repairable low pitch interconnect for stacked multichip modules.
  12. Carson, John C.; Clark, Stewart A., Detector array module-structure and fabrication.
  13. Knibb Terence F. (Northampton GB2) O\Rourke Richard G. (Northampton GB2), Display devices.
  14. Wojnarowski Robert John, Electronic device pad relocation, precision placement, and packaging in arrays.
  15. Wojnarowski Robert John, Electronic device pad relocation, precision placement, and packaging in arrays.
  16. Wojnarowski Robert J. (Ballston Lake NY) Gorczyca Thomas B. (Schenectady NY), Fabrication and structures of two-sided molded circuit modules with flexible interconnect layers.
  17. Wojnarowski Robert John (Ballston Lake NY) Gorczyca Thomas Bert (Schenectady NY), Fabrication and structures of two-sided molded circuit modules with flexible interconnect layers.
  18. Watson George P. (Plainfield NJ) Meehan Kathleen (Somerville NJ), Fabrication of integral lenses on LED devices.
  19. Wojnarowski Robert John, Flexible interface structures for electronic devices.
  20. Wojnarowski Robert John, Flexible interface structures for electronic devices.
  21. Go Tiong C. (El Toro CA), High density electronic package comprising stacked sub-modules.
  22. Dierschke Eugene G. (Dallas TX), High-radiance emitters with integral microlens.
  23. King Frederick David (Smith Falls CA) Springthorpe Anthony John (Richmond CA), Integral lens light emitting diode.
  24. Capps David F. (134 Moross Mt. Clemens MI 48043), Integrated circuit bus structure.
  25. Badehi, Avner, Integrated circuit device.
  26. Wojnarowski Robert John ; Whitmore Barry Scott, Interface structures for electronic devices.
  27. Wojnarowski Robert John ; Whitmore Barry Scott ; Gorowitz Bernard, Interface structures for electronic devices.
  28. Yamanaka Haruyoshi (Takarazuka JPX) Kazumura Masaru (Takatsuki JPX), Light emitting diode and method of making the same.
  29. Sagawa Toshio (Hitachi JPX) Kurata Kazuhiro (Hachiouji JPX), Light emitting diode array chip and method of fabricating same.
  30. Kawashima Ikue (Sendai JPX), Light emitting element, image sensor and light receiving element with linearly varying waveguide index.
  31. Sasaki Tatsuya (Tokyo JPX) Mito Ikuo (Tokyo JPX) Katoh Tomoaki (Tokyo JPX), Method for fabricating an optical semiconductor device.
  32. Vindasius Alfons ; Robinson Marc E. ; Scharrenberg William R., Method for forming conductive epoxy flip-chip on chip.
  33. Vindasius Alfons ; Sautter Kenneth M., Method for forming vertical interconnect process for silicon segments with dielectric isolation.
  34. Vindasius Alfons ; Sautter Kenneth M., Method for forming vertical interconnect process for silicon segments with thermally conductive epoxy preform.
  35. Imai Takehiko (Yokohama JPX), Method for manufacturing a solid state image sensing device using transparent thermosetting resin layers.
  36. Val Christian,FRX ; Campenhout Yves Van,FRX ; Gilet Dominique,FRX, Method for the manufacturing of a semiconductor device which comprises at least one chip and corresponding device.
  37. Nelson Bradley H. (Austin TX), Method of assembling stacks of integrated circuit dies.
  38. Whalley Peter D. (23 ; Fairfields Great Kingshill ; Buckinghamshire ; HP15 6EP GB2) Evans Stephen D. (181 ; Ashford Avenue Hayes ; Middlesex ; UB4 OND ; GB2) Shaw John E. A. (45 ; Colne Avenue West D, Method of encapsulating a sensor device using capillary action and the device so encapsulated.
  39. Go ; deceased Tiong C. (late of El Toro CA by Jane C. Go ; executor) Minahan Joseph A. (Simi Valley CA) Shanken Stuart N. (Laguna Niguel CA), Method of fabricating electronic circuitry unit containing stacked IC layers having lead rerouting.
  40. Song Kwang Bok (Seoul KRX) Kim Sung Ki (Seoul KRX) Shim Jin Sub (Kyungki-do KRX), Method of fabricating solid state image sensing elements.
  41. Wojnarowski Robert John ; Rose James Wilson ; Paik Kyung Wook ; Gdula Michael, Method of forming thin film resistors on organic surfaces.
  42. Freyman Bruce J. ; Darveaux Robert F., Method of making a molded flex circuit ball grid array.
  43. Baek Euy H. (Chungcheongbuk-do KRX), Method of manufacturing CCD image sensor by use of recesses.
  44. Chance Randal W. (Boise ID), Method of manufacturing edge connected semiconductor die.
  45. Feldman Michael R. ; Kathman Alan D., Method of mass producing and packaging integrated optical subsystems.
  46. Badehi Peirre (Nataf 66 ; Mobile Post Harei Yehuda ; 90804 ILX), Methods for producing packaged integrated circuit devices and packaged integrated circuit devices produced thereby.
  47. Zilber,Gil; Katraro,Reuven; Teomim,Doron, Methods for producing packaged integrated circuit devices and packaged integrated circuit devices produced thereby.
  48. Averkiou George ; Trask Philip A., Methods of fabricating an HDMI decal chip scale package.
  49. Komiyama Mitsuru,JPX, Micro ball grid array semiconductor device and semiconductor module.
  50. Akram Salman ; Hembree David R. ; Farnworth Warren M., Micromachined chip scale package.
  51. Levy Aaron Uri ; Sprint John Patrick ; Forthun John Arthur ; Isaak Harlan Ruben ; Mearig Joel Andrew ; Calkins Mark Chandler, Modular panel stacking process.
  52. Jao Jui-Meng,TWX ; Ko Eric,TWX ; Liu Vicky,TWX, Multi-chip integrated circuit package structure for central pad chip.
  53. Yu, Kevin; Huang, Chien-Ping; Chang, Che-Jung, Multimedia chip package.
  54. Meade Robert (Somerville MA) Joannopoulos John (Belmont MA) Alerhand Oscar L. (Marlboro NJ), Optoelectronic integrated circuits and method of fabricating and reducing losses using same.
  55. Badehi, Avner, Packaged integrated circuits and methods of producing thereof.
  56. Ikuina Kazuhiro,JPX ; Shimada Yuzo,JPX ; Utsumi Kazuaki,JPX, Packaged semiconductor device and method of manufacturing the same.
  57. Chen Lung-hsin,TWX, Packaging method of thin film passive components on silicon chip.
  58. Carlson Randolph S. (Carson City NV), Packaging system for stacking integrated circuits.
  59. Tanaka Haruo (Kyoto JPX), Semi-conductor laser unit.
  60. Akagawa, Masatoshi, Semiconductor device and manufacturing method therefor.
  61. Kawahara, Yukito; Mukainakano, Hiroshi; Machida, Satoshi, Semiconductor device having linearly arranged semiconductor chips.
  62. Ohta Hiroyuki,JPX ; Miura Hideo,JPX ; Usami Mitsuo,JPX ; Kametani Masatsugu,JPX ; Zen Munetoshi,JPX ; Okamoto Noriaki,JPX, Semiconductor device having plural chips with the sides of the chips in face-to-face contact with each other in the same.
  63. Igarashi Kazumasa,JPX ; Nagasawa Megumu,JPX ; Tanigawa Satoshi,JPX ; Usui Hideyuki,JPX ; Yoshio Nobuhiko,JPX ; Ito Hisataka,JPX ; Okawa Tadao,JPX, Semiconductor device, production method thereof, and tape carrier for semiconductor device used for producing the semic.
  64. Kuisl Max,DEX ; Strohm Karl,DEX ; R.o slashed.sler Manfred,DEX, Semiconductor devices with CSP packages and method for making them.
  65. Young William R. ; Ports Kenneth A., Semiconductor packaging apparatus.
  66. Solomon Allen L. (Fullerton CA), Single wafer moated process.
  67. Yang, Chaur-Chin; Wang, Hsueh-Te, Stack type flip-chip package.
  68. Oh, Kwang Seok; Moon, Doo Hwan, Stackable semiconductor package and manufacturing method thereof.
  69. Mehra Madhav (Rochester NY) Jackson Todd (Pittsford NY), Static control overlayers on opto-electronic devices.
  70. Joshi, Rajeev; Wu, Chung-Lin, Thin, thermally enhanced flip chip in a leaded molded package.
  71. Metz Michael ; Phillips Nicholas J.,GBX ; Coleman Zane ; Flatow Carl, Topographical object detection system.
  72. Wojnarowski Robert J. (Ballston Lake NY) Gorczyca Thomas B. (Schnectady NY), Vacuum fixture and method for fabricating electronic assemblies.
  73. Pedersen David V. (Scotts Valley CA) Finley Michael G. (Cambria CA) Sautter Kenneth M. (Sunnyvale CA), Vertical interconnect process for silicon segments.
  74. Pedersen David V. (Scotts Valley CA) Finley Michael G. (Cambria CA) Sautter Kenneth M. (Sunnyvale CA), Vertical interconnect process for silicon segments.
  75. Pedersen David V. ; Finley Michael G. ; Sautter Kenneth M., Vertical interconnect process for silicon segments.
  76. Jewell Jack L. (Boulder CO) Quinn William E. (Boulder CO) Swirhun Stan E. (Boulder CO) Bryan Robert P. (Boulder CO), Wafer scale optoelectronic package.
  77. Kurle Jurgen,DEX ; Weiblen Kurt,DEX ; Pinter Stefan,DEX ; Muenzel Horst,DEX ; Baumann Helmut,DEX ; Schubert Dietrich,DEX ; Bender Karl,DEX ; Lutz Markus,DEX, Wafer stack and method of producing sensors.

이 특허를 인용한 특허 (21) 인용/피인용 타임라인 분석

  1. Feil, Michael, Device having several contact areas.
  2. Haba, Belgacem; Oganesian, Vage, Edge connect wafer level stacking.
  3. Haba, Belgacem; Oganesian, Vage, Edge connect wafer level stacking.
  4. Haba, Belgacem; Oganesian, Vage, Edge connect wafer level stacking.
  5. Haba, Belgacem; Oganesian, Vage, Edge connect wafer level stacking with leads extending along edges.
  6. Badehi, Avner, Integrated circuit device.
  7. Badehi, Avner, Integrated circuit device.
  8. Badehi, Avner, Integrated circuit device.
  9. Haba, Belgacem, Method of fabricating stacked packages with bridging traces.
  10. Haba, Belgacem; Oganesian, Vage, Method of making a stacked microelectronic package.
  11. Haba, Belgacem; Oganesian, Vage, Method of making a stacked microelectronic package.
  12. Haba, Belgacem; Humpston, Giles, Microelectronic packages fabricated at the wafer level and methods therefor.
  13. Haba, Belgacem; Mohammed, Ilyas; Oganesian, Vage; Ovrutsky, David; Mirkarimi, Laura Wills, Off-chip VIAS in stacked chips.
  14. Haba, Belgacem; Mohammed, Ilyas; Oganesian, Vage; Ovrutsky, David; Mirkarimi, Laura Wills, Off-chip vias in stacked chips.
  15. Haba, Belgacem; Mohammed, Ilyas; Oganesian, Vage; Ovrutsky, David; Mirkarimi, Laura Wills, Off-chip vias in stacked chips.
  16. Haba, Belgacem; Humpston, Giles; Ovrutsky, David; Mirkarimi, Laura, Reconstituted wafer stack packaging with after-applied pad extensions.
  17. Haba, Belgacem; Humpston, Giles; Ovrutsky, David; Mirkarimi, Laura Wills, Reconstituted wafer stack packaging with after-applied pad extensions.
  18. Avsian, Osher; Grinman, Andrey; Humpston, Giles; Margalit, Moti, Stack packages using reconstituted wafers.
  19. Haba, Belgacem; Mohammed, Ilyas, Stacked assembly including plurality of stacked microelectronic elements.
  20. Kriman, Moshe; Avsian, Osher; Haba, Belgacem; Humpston, Giles; Burshtyn, Dmitri, Stacked microelectronic assemblies having vias extending through bond pads.
  21. Haba, Belgacem; Mohammed, Ilyas; Mirkarimi, Laura; Kriman, Moshe, Wafer level edge stacking.

활용도 분석정보

상세보기
다운로드
내보내기

활용도 Top5 특허

해당 특허가 속한 카테고리에서 활용도가 높은 상위 5개 콘텐츠를 보여줍니다.
더보기 버튼을 클릭하시면 더 많은 관련자료를 살펴볼 수 있습니다.

섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로