[미국특허]
Method of controlling an etching process for forming fine patterns of a semiconductor device
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-021/00
H01L-021/66
H01L-021/308
출원번호
US-0854528
(2015-09-15)
등록번호
US-9397013
(2016-07-19)
우선권정보
KR-10-2014-0134127 (2014-10-06)
발명자
/ 주소
Chang, Chongkwang
Kang, Sungwoo
Kim, Chunghowan
Oh, Youngmook
Lee, Seobum
Lim, Gahyun
출원인 / 주소
Samsung Electronics Co., Ltd.
대리인 / 주소
Onello & Mello, LLP
인용정보
피인용 횟수 :
0인용 특허 :
10
초록▼
A method of controlling an etching process for forming fine patterns of a semiconductor device includes forming a lower pattern having a plurality of openings on a substrate, obtaining a width value of the lower pattern, and controlling a process recipe of an etching process for forming the lower pa
A method of controlling an etching process for forming fine patterns of a semiconductor device includes forming a lower pattern having a plurality of openings on a substrate, obtaining a width value of the lower pattern, and controlling a process recipe of an etching process for forming the lower pattern by using the width value.
대표청구항▼
1. A method of controlling an etching process for forming fine patterns of a semiconductor device, the method comprising: forming a lower pattern having a plurality of openings on a substrate;measuring a width of the lower pattern; andcontrolling a process recipe of an etching process for forming th
1. A method of controlling an etching process for forming fine patterns of a semiconductor device, the method comprising: forming a lower pattern having a plurality of openings on a substrate;measuring a width of the lower pattern; andcontrolling a process recipe of an etching process for forming the lower pattern by using the width,wherein forming the lower pattern comprises:sequentially forming a first mask layer and a hard mask layer on a lower layer;patterning the hard mask layer to form hard mask patterns, the hard mask patterns including first line mask patterns extending in a first direction and spaced apart from each other in a second direction intersecting the first direction;forming second line mask patterns intersecting the first line mask patterns and extending in the second direction;etching the first mask layer using the first and second line mask patterns as etch masks to form a first mask pattern; andetching the lower layer by using the first mask pattern as an etch mask,wherein patterning the hard mask layer includes performing a first etching process, andwherein controlling the process recipe of the etching process for forming the lower pattern includes controlling a process recipe of the first etching process. 2. The method of claim 1, wherein the openings are arranged along the first direction and the second direction, and wherein the width value corresponds to a distance between the openings adjacent to each other in the second direction. 3. The method of claim 1, wherein patterning the hard mask layer to form the hard mask patterns comprises: sequentially forming a sacrificial mask layer and a first anti-reflection layer on the hard mask layer; andforming first photoresist patterns on the first anti-reflection layer,wherein the first etching process is performed on the substrate having the first photoresist patterns to sequentially etch the first anti-reflection layer, the sacrificial mask layer, and the hard mask layer. 4. The method of claim 3, wherein the first etching process includes a first step for etching the first anti-reflection layer, a second step for etching the sacrificial mask layer, and a third step for etching the hard mask layer, wherein the first, second, and third steps are sequentially performed in the same chamber, andwherein controlling the process recipe of the first etching process includes controlling a process recipe of the first step. 5. The method of claim 1, wherein at least one of the first line mask patterns has opposite sidewalls having protrusions, and wherein the protrusions adjacent to each other among the protrusions protrude in directions opposite to each other and are not overlapped with each other in the second direction. 6. The method of claim 5, wherein the hard mask patterns further comprise: assistant mask patterns of which each has an island shape that is long in the first direction, and wherein each of the assistant mask patterns is disposed opposite a corresponding protrusion of the at least one of the first line mask patterns and aligned with the corresponding protrusion in the second direction. 7. The method of claim 6, wherein the second line mask patterns intersect the assistant mask patterns and the protrusions, and wherein the etching process for forming the first mask pattern uses the first and second line mask patterns and the assistant mask patterns as etch masks. 8. The method of claim 7, wherein the plurality of openings comprises: a first group of openings; anda second group of openings,wherein the openings of the first group are spaced apart from each other in the second direction and have lengths in the second direction which are substantially equal to each other,wherein the openings of the second group are spaced apart from the openings of the first group in the first direction,wherein the openings of the second group are spaced apart from each other in the second direction and have lengths in the second direction which are different from each other, andwherein the measured width corresponds to a distance between the openings of the first group adjacent to each other in the second direction. 9. The method of claim 1, wherein controlling the process recipe includes controlling at least one of an etching time, the amount of an etchant, or a kind of the etchant. 10. A method of controlling an etching process for forming fine patterns of a semiconductor device, the method comprising: forming a lower pattern having a plurality of openings on a substrate;measuring a width of the lower pattern; andcontrolling a process recipe of an etching process for forming the lower pattern using the measured width,wherein forming the lower pattern includessequentially forming a first mask layer and an etch stop layer on a lower layer;forming hard mask patterns on the etch stop layer, the hard mask patterns including first line mask patterns extending in a first direction and spaced apart from each other in a second direction intersecting the first direction;forming a second mask layer covering the hard mask patterns on the etch stop layer, the second mask layer including an organic material;forming a first anti-reflection layer on the second mask layer;forming first photoresist patterns on the first anti-reflection layer, the first photoresist patterns extending in the second direction to intersect the first line mask patterns when viewed from a plan view; andperforming a first etching process on the substrate having the first photoresist patterns to sequentially etch the first anti-reflection layer, the second mask layer, the etch stop layer, the first mask layer, and the lower layer,wherein controlling the process recipe of the etching process for forming the lower pattern includes controlling a process recipe of the first etching process for etching the etch stop layer. 11. The method of claim 10, wherein the openings are arranged in the first direction and the second direction, and wherein the measured width corresponds to a distance between the openings adjacent to each other in the second direction. 12. The method of claim 10, wherein the first etching process includes a first step for etching the first anti-reflection layer, a second step for etching the second mask layer, a third step for etching the etch stop layer, a fourth step for etching the first mask layer, and a fifth step for etching the lower layer, wherein the first to fifth steps are sequentially performed in the same chamber, andwherein controlling the process recipe of the etching process for forming the lower pattern includes controlling a process recipe of the third step of the first etching process. 13. The method of claim 10, wherein forming the hard mask patterns comprises: sequentially forming a hard mask layer, a sacrificial mask layer, and a second anti-reflection layer on the etch stop layer;forming second photoresist patterns on the second anti-reflection layer; andperforming a second etching process on the substrate having the second photoresist patterns to sequentially etch the second anti-reflection layer, the sacrificial mask layer, and the hard mask layer. 14. The method of claim 10, wherein at least one of the first line mask patterns has opposite sidewalls having protrusions, and wherein the protrusions adjacent to each other among the protrusions protrude in directions opposite to each other and are not overlapped with each other in the second direction. 15. The method of claim 14, wherein the hard mask patterns further comprise: assistant mask patterns of which each has an island shape that is long in the first direction, wherein each of the assistant mask patterns is disposed opposite a corresponding protrusion of the at least one of the first line mask patterns aligned with the corresponding protrusion in the second direction, andwherein the first photoresist patterns intersect the assistant mask patterns and the protrusions when viewed from a plan view.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (10)
Yatsuda, Koichi; Nishimura, Eiichi, Forming method of etching mask, control program and program storage medium.
Yu, Chih-Jen; Lin, Chun-Hung; Lin, Juin-Hung; Chung, Hsueh-Yi; Turn, Li-Kong; Chang, Keh-Wen, Method and system for feed-forward advanced process control.
Yu, Chih-Jen; Lin, Chun-Hung; Lin, Juin-Hung; Chung, Hsueh-Yi; Turn, Li-Kong; Chang, Keh-Wen, Method and system for feed-forward advanced process control.
Arnold, John C.; Burns, Sean D.; Colburn, Matthew E.; Horak, David V.; Yin, Yunpeng, Sidewall image transfer process employing a cap material layer for a metal nitride layer.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.