$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Raised source/drain transistor 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H01L-029/78
출원번호 US-0289346 (1988-12-22)
발명자 / 주소
  • Rodder Mark S. (Dallas TX) Chapman Richard A. (Dallas TX)
출원인 / 주소
  • Texas Instruments Incorporated (Dallas TX 02)
인용정보 피인용 횟수 : 56  인용 특허 : 9

초록

A raised source/drain transistor is provided having thin sidewall spacing insulators (54) adjacent the transistor gate (48). A first sidewall spacer (64) is disposed adjacent thin sidewall spacing insulator (54) and raised source/drain region (60). A second sidewall spacer (66) is formed at the inte

대표청구항

A field effect transistor comprising: a gate formed on a substrate having first and second sidewalls, said first and second sidewalls being substantially vertical; first and second field insulating regions formed on the surface of said substrate, said first and second field insulating regions being

이 특허에 인용된 특허 (9)

  1. Iyer Subramanian S. (Mt. Kisco NY), Gate electrode sidewall isolation spacer for field effect transistors.
  2. Cheung Robin W. (Cupertino CA) Chan Hugo W. K. (Fremont CA), Integrated circuit structure having intermediate metal silicide layer and method of making same.
  3. Welch Michael T. (Sugar Land TX) McMann Ronald E. (Rosenberg TX) Torreno ; Jr. Manuel L. (Houston TX) Garcia ; Jr. Evaristo (Rosenberg TX) Brighton Jeffrey E. (Katy TX), Method for etching contact vias in a semiconductor device.
  4. Yen Yung-Chau (1077 Topaz Ave. ; #14 San Jose CA 95117), Method for the self-aligned silicide formation in IC fabrication.
  5. Goldman Ernest A. (Stow MA) McCarthy Jeremiah P. (Framingham MA) Poppert Paul E. (Acton MA), Method of fabricating a monolithic integrated circuit structure.
  6. Riseman Jacob (Poughkeepsie NY), Method of making integrated circuits using metal silicide contacts.
  7. Shinada Kazuyoshi (Yokohama JPX) Sato Masaki (Yokohama JPX), Method of producing semiconductor device.
  8. Ko Ping K. (Ocean NJ), Silicon gigabit metal-oxide-semiconductor device processing.
  9. Shepard Joseph F. (Hopewell Junction NY), Submicron FET structure and method of making.

이 특허를 인용한 특허 (56)

  1. Curello, Giuseppe; Post, Ian R.; Jan, Chia Hong; Tyagi, Sunit; Bohr, Mark, Active region spacer for semiconductor devices and method to form the same.
  2. Liang, Chun-Sheng; Chen, Hung-Ming; Huang, Chien-Chao; Yang, Fu-Liang, CMOS device with raised source and drain regions.
  3. Moroz, Victor; Pramanik, Dipankar; Lin, Xi Wei, Elevation of transistor channels to reduce impact of shallow trench isolation on transistor performance.
  4. Moroz, Victor; Pramanik, Dipankar; Lin, Xi-Wei, Elevation of transistor channels to reduce impact of shallow trench isolation on transistor performance.
  5. Moroz, Victor; Pramanik, Dipankar; Lin, Xi-Wei, Elevation of transistor channels to reduce impact of shallow trench isolation on transistor performance.
  6. Fanelli, Stephen A., Etch stop region based fabrication of bonded semiconductor structures.
  7. Fanelli, Stephen A., Etch stop region based fabrication of bonded semiconductor structures.
  8. Dyer,Thomas W.; Fang,Sunfei, Extended raised source/drain structure for enhanced contact area and method for forming extended raised source/drain structure.
  9. Song, Won-sang; Park, Jung-woo; Lee, Gil-gwang; Choe, Tae-hee, Field effect transistors having elevated source/drain regions.
  10. Wasshuber, Christoph A., Forming a semiconductor structure in manufacturing a semiconductor device using one or more epitaxial growth processes.
  11. Yu, Bin, Fully depleted SOI transistor with elevated source and drain.
  12. Xiang,Qi; Besser,Paul R.; Ngo,Minh Van; Paton,Eric N.; Wang,Haihong, Fully depleted strained semiconductor on insulator transistor and method of making the same.
  13. Tan, Shyue Seng; Leung, Ying Keung, High voltage transistor with reduced isolation breakdown.
  14. Chan, Kevin K.; Cheng, Cheng-Wei; Chu, Jack Oon; Sun, Yanning; Yau, Jeng-Bang, III-V MOSFET with self-aligned diffusion barrier.
  15. Chan, Kevin K.; Cheng, Cheng-Wei; Chu, Jack Oon; Sun, Yanning; Yau, Jeng-Bang, III-V MOSFET with self-aligned diffusion barrier.
  16. Yu, Bin, Low temperature process for a thin film transistor.
  17. Yu, Bin, Low temperature process for a transistor with elevated source and drain.
  18. Bin Yu, Low temperature process to locally form high-k gate dielectrics.
  19. Noguchi Mitsuhiro,JPX ; Oowaki Yukihito,JPX, MISFET semiconductor device having relative impurity concentration levels between layers.
  20. Ko, Chih-Hsin; Chen, Hung-Wei; Ke, Chung-Hu; Kuan, Ta-Ming; Lee, Wen-Chin, MOS devices having elevated source/drain regions.
  21. Ko, Young gun; Oh, Chang bong, MOS transistor with elevated source and drain structures and method of fabrication thereof.
  22. Yu, Bin, MOS transistor with highly localized super halo implant.
  23. Son, Yong-Hoon; Choi, Si-Young; Lee, Byeong-Chan; Lee, Deok-Hyung; Jung, In-Soo, MOS transistors having recesses with elevated source/drain regions.
  24. Lin,Xi Wei; Pramanik,Dipankar; Moroz,Victor, Managing integrated circuit stress using dummy diffusion regions.
  25. Moroz, Victor; Pramanik, Dipankar; Lin, Xi-Wei, Managing integrated circuit stress using stress adjustment trenches.
  26. Kodama Noriyuki,JPX, Method for fabricating a field effect transistor having elevated source/drain regions.
  27. Rodder Mark S. (Dallas TX), Method for forming a field-effect transistor including a mask body and source/drain contacts.
  28. Brown Jeffery S. ; Dunn James S. ; Holmes Steven J. ; Horak David V. ; Leidy Robert K. ; Voldman Steven H., Method for forming transistors with raised source and drains and device formed thereby.
  29. Brown Jeffrey S. ; Dunn James S. ; Holmes Steven J. ; Horak David V. ; Leidy Robert K. ; Voldman Steven H., Method for forming transistors with raised source and drains and device formed thereby.
  30. Ting,Steve Ming, Method of forming a raised source/drain and a semiconductor device employing the same.
  31. Yang, Ming-Sheng; Lur, Water, Method of manufacturing a semiconductor device.
  32. Lin Ming-Ren, Method of producing a metal oxide semiconductor device with raised source/drain.
  33. Lim, Kwan-Yong; Blatchford, James Walter; Ekbote, Shashank S.; Choi, Younsung, Method to form silicide and contact at embedded epitaxial facet.
  34. Lim, Kwan-Yong; Blatchford, James Walter; Ekbote, Shashank S.; Choi, Younsung, Method to form silicide and contact at embedded epitaxial facet.
  35. Song, Won-sang; Park, Jung-woo; Lee, Gil-gwang; Choe, Tae-hee, Methods for fabricating field effect transistors having elevated source/drain regions.
  36. Son, Yong-Hoon; Choi, Si-Young; Lee, Byeong-Chan; Lee, Deok-Hyung; Jung, In-Soo, Methods of fabricating MOS transistors having recesses with elevated source/drain regions.
  37. Son, Yong-Hoon; Choi, Si-Young; Lee, Byeong-Chan; Lee, Deok-Hyung; Jung, In-Soo, Methods of fabricating MOS transistors having recesses with elevated source/drain regions.
  38. Yu Anthony J., Raised source/drain with silicided contacts for semiconductor devices.
  39. Lu, Bin; Matioli, Elison de Nazareth; Palacios, Tomas Apostol, Reducing leakage current in semiconductor devices.
  40. Yu, Bin, Replacement gate process for transistors having elevated source and drain regions.
  41. Adam, Thomas N.; Cheng, Kangguo; Doris, Bruce B.; Khakifirooz, Ali; Reznicek, Alexander, Semi-conductor device with epitaxial source/drain facetting provided at the gate edge.
  42. Adam, Thomas N.; Cheng, Kangguo; Doris, Bruce B.; Khakifirooz, Ali; Reznicek, Alexander, Semiconductor device with epitaxial source/drain facetting provided at the gate edge.
  43. Kim, Yoon-Hae; Yoon, Jong-Shik; Ko, Young-Gun, Semiconductor devices including gates and dummy gates of different materials.
  44. Anderson, Brent Alan; Chan, Victor W. C.; Nowak, Edward Joseph, Semiconductor transistors with expanded top portions of gates.
  45. Kohyama, Yusuke, Silicon on insulator device and method of manufacturing the same.
  46. Moroz, Victor; Lin, Xi-Wei; Pramanik, Dipankar, Stress-managed revision of integrated circuit layouts.
  47. Moroz, Victor; Pramanik, Dipankar; Lin, Xi Wei, Stress-managed revision of integrated circuit layouts.
  48. Anderson, Brent A.; Chan, Victor W. C.; Nowak, Edward J., Structure fabrication method.
  49. Ajmera, Atul C.; Schepis, Dominic J.; Steigerwalt, Michael D., Surface engineering to prevent epi growth on gate poly during selective epi processing.
  50. Yin, Haizhou; Zhu, Huilong; Luo, Zhijong, Transistor and method for forming the same.
  51. Yin, Haizhou; Zhu, Huilong; Luo, Zhijong, Transistor and method for forming the same.
  52. Jeffrey S. Brown ; James S. Dunn ; Steven J. Holmes ; David V. Horak ; Robert K. Leidy ; Steven H. Voldman, Transistor having raised source and drain.
  53. Cheng, Peng; Doyle, Brian; Bai, Gang, Transistor structure having silicide source/drain extensions.
  54. Chau Robert S. ; Jan Chia-Hong ; Chern Chan-Hong ; Yau Leopoldo D., Transistor with low resistance tip and method of fabrication in a CMOS process.
  55. Chau Robert S. ; Chern Chan-Hong ; Jan Chia-Hong ; Weldon Kevin R. ; Packan Paul A. ; Yau Leopoldo D., Transistor with ultra shallow tip and method of fabrication.
  56. Chau Robert S. ; Chern Chan-Hong ; Jan Chia-Hong ; Weldon Kevin R. ; Packan Paul A. ; Yau Leopoldo D., Transistor with ultra shallow tip and method of fabrication.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로