IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0555163
(2012-07-22)
|
등록번호 |
US-8686504
(2014-04-01)
|
발명자
/ 주소 |
- Huang, Tsung-Yi
- Huang, Chien-Hao
|
출원인 / 주소 |
- Richtek Technology Corporation, R.O.C.
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
8 |
초록
▼
The present invention discloses a double diffused drain metal oxide semiconductor (DDDMOS) device and a manufacturing method thereof. The DDDMOS device is formed in a substrate, and includes a first well, a gate, a diffusion region, a source, and a drain. A low voltage device is also formed in the s
The present invention discloses a double diffused drain metal oxide semiconductor (DDDMOS) device and a manufacturing method thereof. The DDDMOS device is formed in a substrate, and includes a first well, a gate, a diffusion region, a source, and a drain. A low voltage device is also formed in the substrate, which includes a second well and a lightly doped drain (LDD) region, wherein the first well and the diffusion region are formed by process steps which also form the second well and the LDD region in the low voltage device, respectively.
대표청구항
▼
1. A manufacturing method of a double diffused drain metal oxide semiconductor (DDDMOS) device, comprising: providing a first conductive type substrate, wherein the DDDMOS device and a low voltage device are formed in the substrate;forming a second conductive type first well in the substrate by a pr
1. A manufacturing method of a double diffused drain metal oxide semiconductor (DDDMOS) device, comprising: providing a first conductive type substrate, wherein the DDDMOS device and a low voltage device are formed in the substrate;forming a second conductive type first well in the substrate by a process step which also forms a second well in the low voltage device;forming a first gate on the substrate, wherein the first gate has a first side and a second side opposite to each other with respect to a channel direction, and wherein part of the first well is located below part of the first gate including the first side;forming a first conductive type diffusion region in the substrate by a process step which also forms a lightly doped drain in the low voltage device, wherein at least part of the diffusion region is located outside the second side with respect to the first gate; andforming a first source and a first drain with first conductive type in the substrate outside the first side and the second side with respect to the first gate respectively, wherein the first drain and the first gate are separated by part of the diffusion region, and the first source is located in the first well. 2. The manufacturing method of claim 1, wherein the substrate includes a non-epitaxial substrate, and the DDDMOS device further includes a second conductive type first deep well, which is formed in the substrate by a process step which also forms a second deep well in the low voltage device, wherein the first well, the diffusion region, the first source and the first drain are located in the first deep well. 3. The manufacturing method of claim 1, wherein the substrate includes an epitaxial layer, wherein the first well, the diffusion region, the first source and the first drain are located in the epitaxial layer, and the first gate is on the epitaxial layer. 4. The manufacturing method of claim 3, further comprising forming a second conductive type buried layer in the substrate beneath the epitaxial layer. 5. The manufacturing method of claim 1, further comprising forming at least one field oxide region in the substrate, by which a device region of the DDDMOS device is defined, wherein an isolation region is formed below the one field oxide region by a process step which also forms the first well, and wherein the one field oxide region is located relatively nearer to the first drain. 6. The manufacturing method of claim 1, wherein the low voltage device further includes a second gate, a second source, and a second drain, wherein the first gate, the first source, and the first drain are formed by process steps which also form the second gate, the second source, and the second drain respectively.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.