$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

[국내논문] Design Optimization of a Type-I Heterojunction Tunneling Field-Effect Transistor (I-HTFET) for High Performance Logic Technology 원문보기

Journal of semiconductor technology and science, v.11 no.3, 2011년, pp.182 - 189  

Cho, Seong-Jae (Department of Electrical Engineering and Center for Integrated Systems (CIS), Stanford University) ,  Sun, Min-Chul (Inter-university Semiconductor Research Center (ISRC) and School of Electrical Engineering and Computer Science, Seoul National University) ,  Kim, Ga-Ram (Inter-university Semiconductor Research Center (ISRC) and School of Electrical Engineering and Computer Science, Seoul National University) ,  Kamins, Theodore I. (Department of Electrical Engineering and Center for Integrated Systems (CIS), Stanford University) ,  Park, Byung-Gook (Department of Electrical Engineering and Center for Integrated Systems (CIS), Stanford University) ,  Harris, James S. Jr. (Department of Electrical Engineering and Center for Integrated Systems (CIS), Stanford University)

Abstract AI-Helper 아이콘AI-Helper

In this work, a tunneling field-effect transistor (TFET) based on heterojunctions of compound and Group IV semiconductors is introduced and simulated. TFETs based on either silicon or compound semiconductors have been intensively researched due to their merits of robustness against short channel eff...

Keyword

AI 본문요약
AI-Helper 아이콘 AI-Helper

* AI 자동 식별 결과로 적합하지 않은 문장이 있을 수 있으니, 이용에 유의하시기 바랍니다.

제안 방법

  • 5. Energy band diagram analyses for comparing a standby mode (left) and an operating mode (right) between a GaAs TFET and an I-HTFET.
  • In this work, a Type-I (straddling) heterojunction nanowire tunneling field-effect transistor (I-HTFET) with a channel length of 50 nm based on Ge-AlxGa1-xAsGe structure has been proposed and simulated for an optimized device design with Al composition as a design variable. The optimum value was found to be around x=0.
  • This scheme realizes a TFET device with an enhanced Ion and a suppressed off-state current (Ioff). In this work, a comparative study on Type-I heterojunction TFET (IHTFET) with homojunction TFETs based on various materials and an optimum design for an I-HTFET of GeAlxGa1-xAs-Ge system were performed by 3D device simulation to meet the HP requirements predicted by the most recent technology roadmap [7, 8].
본문요약 정보가 도움이 되었나요?

참고문헌 (13)

  1. W. Y. Choi, B.-G. Park, J. D. Lee, and T.-J. K. Liu, "Tunneling Field-Effect Transistors (TFETs) with Subthreshold Swing (SS) Less than 60 mV/dec," IEEE Electron Device Lett., Vol.28, No.8, Aug., 2007. 

  2. P.-F. Guo, L.-T. Yang, Y. Yang, L. Fan, G.-Q. Han, G. S. Samudra, and Y.-C. Yeo, "Tunneling Field-Effect Transistor: Effect of Strain and Temperature on Tunneling Current," IEEE Electron Device Lett., Vol.30, No.9, Sep., 2009. 

  3. W. Y. Choi, "Comparative Study of Tunneling Field-Effect Transistors and Metal-Oxide- Semiconductor Field-Effect Transistors," Jpn. J. Appl. Phys., Vol.49, No.4, pp.04DJ12-1-04DJ12-3, Apr., 2010. 

  4. E.-H. Toh, G. H. Wang, G. Samudra, and Y.-C. Yeo, "Device Physics and design of germanium tunneling field-effect transistor with source and drain engineering for low power and high performance applications," J. Appl. Phys., Vol.103, No.10, pp.104504-1-104504-5, May, 2008. 

  5. J. Knoch and J. Appenzeller, "Modeling of High- Performance p-Type III-V Heterojunction Tunnel FETs," IEEE Electron Device Lett., Vol.31, No.4, Apr., 2010. 

  6. K. Ganapathi and S. Salahuddin, "Heterojunctino Vertical Band-to-Band Tunneling Transistors for Steep Subthreshold Swing and High ON Current," IEEE Electron Device Lett., Vol.32, No.5, pp.689- 691, May, 2011. 

  7. ATLAS User's Manual, Silvaco International, Santa Clara, CA, Nov/Dec., 2008. 

  8. Process Integration, Devices & Structures (PIDS), International Technology Roadmap for Semiconductors (ITRS), 2009 edition. 

  9. Y. Apanovich, P. Blakey, R. Cottle, E. Lyumkis, B. Polsky, A. Shur, and A. Tcherniaev, "Numerical simulation of submicrometer devices including coupled nonlocal transport and nonisothermal effects," IEEE Trans. Electron Devices, Vol.42, No.2, pp.890-898, May, 1995. 

  10. O. M. Nayfeh, C. N. Chleirigh, J. Hennessy, L. Gomez, J. L. Hoyt, and D. A. Antoniadis, "Design of Tunneling Field-Effect Transistors Using Strained -Silicon/Strained-Germanium Type-II Staggered Heterojunctions," IEEE Electron Device Lett., Vol.29, No.9, pp.1074-1077, Sep., 2008. 

  11. M.-H. Juang, P.-S. Hu, and S.-L. Jang, "Formation of lateral SiGe tunneling field-effect transistors on the SiGe/oxide/Si-substrate," Semicond. Sci. Technol., Vol.24, No.2, pp.025019-1-025019-4, Feb., 2009. 

  12. G. B. Stringfellow, "Electron mobility in $Al_{x}Ga_{1}-_{x}As$ ," J. Appl. Phys., Vol.50, No.6, pp.4178-4183, Jun., 1979. 

  13. A. K. Saxena, "Electron mobility in $Ga_{1-x}AL_{x}As$ alloys," Phys. Rev. B: Condens. Matter, Vol.24, No.6, pp.3295-3302, Sep., 1981. 

저자의 다른 논문 :

관련 콘텐츠

저작권 관리 안내
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로